

# Multimodal Sensor Front End

#### **FEATURES**

- Multimodal analog front end
- 4 input channels with multiple operation modes to accommodate the following measurements: PPG, ECG, EDA, impedance, and temperature
- Dual-channel processing with simultaneous sampling
- 12 programmable time slots for synchronized sensor measurements
- Flexible input multiplexing to support differential and singleended sensor measurements
- ▶ 4 LED drivers, which can be driven simultaneously
- Flexible sampling rate from 0.004 Hz to 9 kHz using internal oscillators
- ▶ On-chip digital filtering
- SNR: 105 dB (100 kΩ TIA gain, 100 Hz ODR, 80 pulses, C<sub>PD</sub> = 70 pF, 0.5 Hz to 10 Hz bandwidth)
- AC ambient light rejection: 60 dB up to 1 kHz
- 400 mA total LED peak drive current
- Total system power dissipation: 30 µW (combined LED and AFE power), continuous PPG measurement at 75 dB SNR, 25 Hz ODR, 100 nA/mA CTR
- SPI communications supported
- ▶ 512-byte FIFO size

#### **APPLICATIONS**

- Wearable health and fitness monitors: heart rate monitors (HRMs), heart rate variability (HRV), stress, blood pressure estimation, SpO<sub>2</sub>, hydration, and body composition
- Industrial monitoring: CO, CO<sub>2</sub>, smoke, and aerosol detection
- Home patient monitoring

#### **GENERAL DESCRIPTION**

The ADPD4200 operates as a complete multimodal sensor front end, stimulating up to four light emitting diodes (LEDs) and measuring the return signal on up to four separate current inputs. Twelve time slots are available, enabling 12 separate measurements per sampling period.

The data output and functional configuration utilize a serial port interface (SPI) on the ADPD4200. The control circuitry includes flexible LED signaling and synchronous detection. The device uses a 1.8 V analog core and 1.8 V or 3.3 V compatible digital input/output (I/O).

The analog front end (AFE) rejects signal offsets and corruption from asynchronous modulated interference, typically from ambient light, eliminating the need for optical filters or externally controlled dc cancellation circuitry. Multiple operating modes are provided, enabling the ADPD4200 to be a sensor hub for synchronous measurements of photodiodes, biopotential electrodes, resistance, capacitance, and temperature sensors.

The ADPD4200 is available in a 2.619 mm × 1.804 mm, 0.40 mm pitch, 24-ball WLCSP.

Analog Devices is in the process of updating documentation to provide terminology and language that is culturally appropriate. This is a process with a wide scope and will be phased in as quickly as possible. Thank you for your patience.

Rev. A

DOCUMENT FEEDBACK

Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## TABLE OF CONTENTS

| Features                                     | 1  |
|----------------------------------------------|----|
| Applications                                 | 1  |
| General Description                          | 1  |
| Functional Block Diagram                     | 3  |
| Specifications                               |    |
| Temperature and Power Specifications         | 4  |
| Performance Specifications                   | 5  |
| Digital Specifications                       | 7  |
| Timing Specifications                        | 8  |
| Absolute Maximum Ratings                     | 9  |
| Thermal Resistance                           | 9  |
| Recommended Soldering Profile                | 9  |
| Electrostatic Discharge (ESD) Ratings        |    |
| ESD Caution                                  | 9  |
| Pin Configuration and Function Descriptions. | 10 |
| Typical Performance Characteristics          | 11 |
| Theory of Operation                          | 13 |
| Introduction                                 | 13 |
| Analog Signal Path                           | 13 |
| LED Drivers                                  | 15 |
| Determining C <sub>VLED</sub>                | 15 |
| Datapath, Decimation, Subsampling, and       |    |
| FIFO                                         | 16 |
| Clocking                                     | 19 |
| Time Stamp Operation                         | 19 |
| Low Frequency Oscillator Calibration         | 20 |
| High Frequency Oscillator Calibration        | 20 |
| Time Slot Operation                          | 21 |

| Execution Modes                        | 22 |
|----------------------------------------|----|
| Host Interface                         | 22 |
| Applications Information               | 25 |
| Operating Mode Overview                |    |
| Single Integration Mode                | 25 |
| Multiple Integration Mode              |    |
| Digital Integration Mode               |    |
| TIĂ ADC Mode                           | 38 |
| ECG Measurement with the ADPD4200      | 39 |
| Register Map                           | 43 |
| Register Details                       | 69 |
| Global Configuration Registers         | 69 |
| Interrupt Status and Control Registers | 71 |
| Threshold Setup and Control Registers  | 77 |
| Clock and Timestamp Setup and Control  |    |
| Registers                              |    |
| System Registers                       | 79 |
| Input and Output Setup and Control     |    |
| Registers                              | 80 |
| Time Slot Configuration Registers      |    |
| AFE Timing Setup Registers             |    |
| LED Control and Timing Registers       |    |
| ADC Offset Registers                   |    |
| Output Data Registers                  |    |
| Outline Dimensions                     |    |
| Ordering Guide                         |    |
| Evaluation Boards                      | 93 |

# **REVISION HISTORY**

| 8/2022—Rev. 0 to Rev. A           |   |
|-----------------------------------|---|
| Changes to Figure 4 and Table 121 | 0 |

3/2022—Revision 0: Initial Version

00

## FUNCTIONAL BLOCK DIAGRAM



2. CS, SCLK, MOSI, AND MISO ARE SPI INTERFACE PINS.

Figure 1.

### **TEMPERATURE AND POWER SPECIFICATIONS**

#### Table 1. Operating Conditions

| Parameter                                         | Test Conditions/Comments           | Min | Тур | Мах  | Unit |
|---------------------------------------------------|------------------------------------|-----|-----|------|------|
| TEMPERATURE RANGE                                 |                                    |     |     |      |      |
| Operating Range                                   |                                    | -40 |     | +85  | °C   |
| Storage Range                                     |                                    | -65 |     | +150 | °C   |
| POWER SUPPLY VOLTAGE                              |                                    |     |     |      |      |
| Supply Voltage, V <sub>DD</sub>                   | Applied at the AVDD and DVDD1 pins | 1.7 | 1.8 | 1.9  | V    |
| Input and Output Driver Supply, IOV <sub>DD</sub> | Applied at the IOVDD pin           | 1.7 | 1.8 | 3.6  | V    |

AVDD = DVDD1 = IOVDD = 1.8 V and  $T_A$  = 25°C, unless otherwise noted.

#### Table 2. Current Consumption

| Parameter                                   | Symbol       | Test Conditions/Comments                                                                                                                      | Min | Тур   | Max | Unit |
|---------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| POWER SUPPLY (V <sub>DD</sub> ) CURRENT     |              |                                                                                                                                               |     |       |     |      |
| V <sub>DD</sub> Supply Current <sup>1</sup> |              | Signal-to-noise ratio (SNR) = 75 dB, 25 Hz output data rate (ODR), single time slot                                                           |     | 10    |     | μA   |
| Total System Power Dissipation              |              | Combined LED and AFE power, continuous photoplethysmography (PPG) measurement at 75 dB SNR, 25 Hz ODR, 100 nA/mA current transfer ratio (CTR) |     | 30    |     | μW   |
| Peak V <sub>DD</sub> Supply Current (1.8 V) |              |                                                                                                                                               |     |       |     |      |
| 1-Channel Operation                         | IVDD PEAK    | Peak V <sub>DD</sub> current during time slot sampling                                                                                        |     | 4.5   |     | mA   |
| Standby Mode Current                        | IVDD_STANDBY |                                                                                                                                               |     | 0.250 |     | μA   |

 $^1~V_{\text{DD}}$  is the voltage applied at the AVDD and DVDD1 pins.

# PERFORMANCE SPECIFICATIONS

AVDD = DVDD1 = IOVDD = 1.8 V, and T<sub>A</sub> = full operating temperature range, unless otherwise noted.

| Table 3.                        |                                                           |       |       |       |       |
|---------------------------------|-----------------------------------------------------------|-------|-------|-------|-------|
| Parameter                       | Test Conditions/Comments                                  | Min   | Тур   | Max   | Unit  |
| DATA ACQUISITION                |                                                           |       |       |       |       |
| Datapath Width                  |                                                           |       |       | 32    | Bits  |
| FIRST IN, FIRST OUT (FIFO) SIZE |                                                           |       |       | 512   | Bytes |
| LED DRIVER                      |                                                           |       |       |       |       |
| LED Peak Current per Driver     | LED pulse enabled                                         | 2     |       | 200   | mA    |
| LED Peak Current, Total         | Using multiple LED drivers simultaneously                 |       |       | 400   | mA    |
| Driver Compliance Voltage       | For any LED driver output at ILED = 40 mA                 |       |       | 200   | mV    |
| LED PERIOD                      | AFE width = 4 $\mu$ s <sup>1</sup>                        | 10    |       |       | μs    |
|                                 | AFE width = 3 μs                                          | 8     |       |       | μs    |
| SAMPLING RATE <sup>2</sup>      | Single time slot, four data bytes to FIFO, 2 µs LED pulse | 0.004 |       | 9000  | Hz    |
| OSCILLATOR DRIFT                |                                                           |       |       |       |       |
| 32 kHz Oscillator               | Percent variation from 25°C to 85°C                       |       | 3.00  | 5.00  | %     |
|                                 | Percent variation from +25°C to -40°C                     |       | -3.00 | -7.00 | %     |
| 1 MHz Oscillator                | Percent variation from 25°C to 85°C                       |       | 1.00  | 2.00  | %     |
|                                 | Percent variation from +25°C to -40°C                     |       | -1.00 | -3.00 | %     |
| 32 MHz Oscillator               | Percent variation from 25°C to 85°C                       |       | 1.00  | 2.00  | %     |
|                                 | Percent variation from +25°C to -40°C                     |       | -2.00 | -4.00 | %     |

<sup>1</sup> Minimum LED period =  $(2 \times AFE \text{ width}) + 2 \mu s$ .

<sup>2</sup> The maximum value in this specification is the internal analog-to-digital converter (ADC) sampling rate using the internal 1 MHz state machine clock. The communication interface like SPI read rates in some configurations may limit the ODR.

| Parameter                                 | Test Conditions/Comments                        | Min  | Тур  | Max | Unit   |
|-------------------------------------------|-------------------------------------------------|------|------|-----|--------|
| TRANSIMPEDANCE AMPLIFIER (TIA) GAIN       |                                                 | 12.5 |      | 200 | kΩ     |
| PULSED SIGNAL CONVERSIONS, 3 µs LED PULSE | 4 μs integration width, signal integration mode |      |      |     |        |
| ADC Resolution <sup>1</sup>               | TIA feedback resistor                           |      |      |     |        |
|                                           | 12.5 kΩ                                         |      | 6.2  |     | nA/LSB |
|                                           | 25 kΩ                                           |      | 3.1  |     | nA/LSB |
|                                           | 50 kΩ                                           |      | 1.5  |     | nA/LSB |
|                                           | 100 kΩ                                          |      | 0.77 |     | nA/LSB |
|                                           | 200 kΩ                                          |      | 0.38 |     | nA/LSB |
| ADC Saturation Level <sup>2</sup>         | TIA feedback resistor                           |      |      |     |        |
|                                           | 12.5 kΩ                                         |      | 50   |     | μA     |
|                                           | 25 kΩ                                           |      | 25   |     | μA     |
|                                           | 50 kΩ                                           |      | 12.5 |     | μA     |
|                                           | 100 kΩ                                          |      | 6.22 |     | μA     |
|                                           | 200 kΩ                                          |      | 3.11 |     | μA     |
| PULSED SIGNAL CONVERSIONS, 2 µs LED PULSE | 3 µs integration width, single integration mode |      |      |     |        |
| ADC Resolution <sup>1</sup>               | TIA feedback resistor                           |      |      |     |        |
|                                           | 12.5 kΩ                                         |      | 8.2  |     | nA/LSB |
|                                           | 25 kΩ                                           |      | 4.1  |     | nA/LSB |
|                                           | 50 kΩ                                           |      | 2.04 |     | nA/LSB |
|                                           | 100 kΩ                                          |      | 1.02 |     | nA/LSB |
|                                           | 200 kΩ                                          |      | 0.51 |     | nA/LSB |

| Parameter                                 | Test Conditions/Comments                                                                                                                                                                                                                                 | Min Typ | Max | Unit   |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|--------|
| ADC Saturation Level <sup>2</sup>         | TIA feedback resistor                                                                                                                                                                                                                                    |         |     |        |
|                                           | 12.5 kΩ                                                                                                                                                                                                                                                  | 67      |     | μA     |
|                                           | 25 kΩ                                                                                                                                                                                                                                                    | 33      |     | μA     |
|                                           | 50 kΩ                                                                                                                                                                                                                                                    | 16.7    |     | μA     |
|                                           | 100 kΩ                                                                                                                                                                                                                                                   | 8.37    |     | μA     |
|                                           | 200 kΩ                                                                                                                                                                                                                                                   | 4.19    |     | μA     |
| ULL SIGNAL CONVERSIONS                    |                                                                                                                                                                                                                                                          |         |     |        |
| TIA Linear Dynamic Range (per Channel)    | Total input current, 1% compression point, TIA_VREF = 1.265 V                                                                                                                                                                                            |         |     |        |
| , o., ,                                   | 12.5 kΩ                                                                                                                                                                                                                                                  | 72      |     | μA     |
|                                           | 25 kΩ                                                                                                                                                                                                                                                    | 38      |     | μA     |
|                                           | 50 kΩ                                                                                                                                                                                                                                                    | 18.7    |     | μA     |
|                                           | 100 kΩ                                                                                                                                                                                                                                                   | 9.3     |     | μA     |
|                                           | 200 kΩ                                                                                                                                                                                                                                                   | 4.6     |     | μA     |
| YSTEM PERFORMANCE                         |                                                                                                                                                                                                                                                          |         |     |        |
| Referred to Input Noise                   | Single integration mode, single pulse, single channel, floating input, TIA_VREF = $1.265 \text{ V}$ , 3 $\mu$ s integration time                                                                                                                         |         |     |        |
|                                           | 12.5 kΩ TIA gain                                                                                                                                                                                                                                         | 8.2     |     | nA rm  |
|                                           | 25 kΩ TIA gain                                                                                                                                                                                                                                           | 4.1     |     | nA rm  |
|                                           | 50 kΩ TIA gain                                                                                                                                                                                                                                           | 2.2     |     | nA rm  |
|                                           | 100 kΩ TIA gain                                                                                                                                                                                                                                          | 1.2     |     | nA rm  |
|                                           | 200 kΩ TIA gain                                                                                                                                                                                                                                          | 0.61    |     | nA rm  |
| Referred to Input Noise                   | Single integration mode, single pulse, single channel, 90% full-scale input signal, no ambient light, TIA_VREF = 1.265 V, VCx = TIA_VREF + 250 mV, 2 $\mu$ s LED pulse, photodiode capacitance (C <sub>PD</sub> ) = 70 pF, input resistor = 500 $\Omega$ |         |     |        |
|                                           | 12.5 kΩ TIA gain                                                                                                                                                                                                                                         | 10.3    |     | nA rm  |
|                                           | 25 kΩ TIA gain                                                                                                                                                                                                                                           | 5.3     |     | nA rm  |
|                                           | 50 kΩ TIA gain                                                                                                                                                                                                                                           | 2.7     |     | nA rm  |
|                                           | 100 kΩ TIA gain                                                                                                                                                                                                                                          | 1.5     |     | nA rms |
|                                           | 200 kΩ TIA gain                                                                                                                                                                                                                                          | 0.97    |     | nA rm  |
| SNR                                       | 12.5 k $\Omega$ TIA gain, single pulse                                                                                                                                                                                                                   | 76      |     | dB     |
|                                           | $25 \text{ k}\Omega$ TIA gain, single pulse                                                                                                                                                                                                              | 76      |     | dB     |
|                                           | 50 k $\Omega$ TIA gain, single pulse                                                                                                                                                                                                                     | 75      |     | dB     |
|                                           | 100 k $\Omega$ TIA gain, single pulse                                                                                                                                                                                                                    | 74      |     | dB     |
|                                           | 200 k $\Omega$ TIA gain, single pulse                                                                                                                                                                                                                    | 72      |     | dB     |
|                                           | 100 k $\Omega$ TIA gain, 100 Hz ODR, 80 pulses, C_{PD} = 70 pF, 0.5 Hz to 10 Hz bandwidth                                                                                                                                                                | 105     |     | dB     |
| AC Ambient Light Rejection                | DC to 1 kHz, linear range of TIA                                                                                                                                                                                                                         | 60      |     | dB     |
| DC Power Supply Rejection Ratio (DC PSRR) | At 75% full-scale input                                                                                                                                                                                                                                  | 50      |     | dB     |

<sup>1</sup> ADC resolution is listed per pulse. If using multiple pulses, divide by the number of pulses.

<sup>2</sup> ADC saturation level applies to pulsed signal only, because ambient signal is rejected prior to ADC conversion.

# DIGITAL SPECIFICATIONS

IOVDD = 1.7 V to 3.6 V, unless otherwise noted.

#### Table 5. Digital Specifications

| Parameter                   | Symbol          | Test Conditions/Comments       | Min T       | yp Max       | Unit |
|-----------------------------|-----------------|--------------------------------|-------------|--------------|------|
| LOGIC INPUTS                |                 |                                |             |              |      |
| Input Voltage Level         |                 |                                |             |              |      |
| GPIOx, MISO, MOSI, SCLK, CS |                 |                                |             |              |      |
| High                        | VIH             |                                | 0.7 × IOVDD | IOVDD + 0.3  | V    |
| Low                         | VIL             |                                | -0.3        | +0.3 × IOVDD | V    |
| Input Current Level         |                 | All logic inputs               |             |              |      |
| High                        | I <sub>H</sub>  |                                |             | 10           | μA   |
| Low                         | IIL             |                                | -10         |              | μA   |
| Input Capacitance           | C <sub>IN</sub> |                                | 2           |              | pF   |
| LOGIC OUTPUTS               |                 |                                |             |              |      |
| Output Voltage Level        |                 |                                |             |              |      |
| GPIOx, MISO                 |                 |                                |             |              |      |
| High                        | V <sub>OH</sub> | 2 mA high level output current | IOVDD – 0.5 |              | V    |
| Low                         | V <sub>OL</sub> | 2 mA low level output current  |             | 0.5          | V    |
| Output Current Level        |                 | SDA                            |             |              |      |
| Low                         | I <sub>OL</sub> | V <sub>OL1</sub> = 0.4 V       | 20          |              | mA   |

## TIMING SPECIFICATIONS

#### Table 6. SPI Timing Specifications

| Parameter           | Symbol               | Test Conditions/Comments                                                        | Min | Тур | Max  | Unit |
|---------------------|----------------------|---------------------------------------------------------------------------------|-----|-----|------|------|
| SPI PORT            |                      |                                                                                 |     |     |      |      |
| SCLK                |                      |                                                                                 |     |     |      |      |
| Frequency           | f <sub>SCLK</sub>    |                                                                                 |     |     | 24   | MHz  |
| Minimum Pulse Width |                      |                                                                                 |     |     |      |      |
| High                | t <sub>SCLKPWH</sub> |                                                                                 | 15  |     |      | ns   |
| Low                 | t <sub>SCLKPWL</sub> |                                                                                 | 15  |     |      | ns   |
| CS                  |                      |                                                                                 |     |     |      |      |
| Setup Time          | tcss                 | CS setup to SCLK rising edge                                                    | 11  |     |      | ns   |
| Hold Time           | t <sub>CSH</sub>     | CS hold from SCLK rising edge                                                   | 5   |     |      | ns   |
| Pulse Width High    | t <sub>CSPWH</sub>   | CS pulse width high                                                             | 15  |     |      | ns   |
| MOSI                |                      |                                                                                 |     |     |      |      |
| Setup Time          | t <sub>MOSIS</sub>   | MOSI setup to SCLK rising edge                                                  | 5   |     |      | ns   |
| Hold Time           | t <sub>MOSIH</sub>   | MOSI hold from SCLK rising edge                                                 | 5   |     |      | ns   |
| MISO Output Delay   | t <sub>MISOD</sub>   | MISO valid output delay from SCLK falling edge                                  |     |     |      |      |
|                     |                      | Register 0x00B4 = 0x0050 (default)                                              |     |     | 28.1 | ns   |
|                     |                      | Register 0x00B4 = 0x005F (maximum slew rate,<br>maximum drive strength for SPI) |     |     | 21.2 | ns   |

#### Table 7. Timing Specifications for Provision of External Low Frequency Oscillator

| Parameter                       | Min | Тур | Max  | Unit |  |
|---------------------------------|-----|-----|------|------|--|
| FREQUENCY                       |     |     |      |      |  |
| 1 MHz Low Frequency Oscillator  | 500 |     | 2000 | kHz  |  |
| 32 kHz Low Frequency Oscillator | 10  |     | 100  | kHz  |  |
| DUTY CYCLE                      |     |     |      |      |  |
| 1 MHz Low Frequency Oscillator  | 10  |     | 90   | %    |  |
| 32 kHz Low Frequency Oscillator | 10  |     | 90   | %    |  |

# **Timing Diagram**



Figure 2. SPI Timing Diagram

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 8.

| Parameter                   | Rating           |
|-----------------------------|------------------|
| AVDD to AGND                | -0.3 V to +2.2 V |
| DVDD1 to DGND               | -0.3 V to +2.2 V |
| IOVDD to DGND               | -0.3 V to +3.9 V |
| GPIOX, MOSI, MISO, SCLK, CS | -0.3 V to +3.9 V |
| LEDxx to LGND               | -0.3 V to +3.9 V |
| Junction Temperature        | 150°C            |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JC}$  is the junction to case thermal resistance.

#### Table 9. Thermal Resistance

| Package Type <sup>1</sup> | θ <sub>JA</sub> | θ <sub>JC</sub> | Unit |
|---------------------------|-----------------|-----------------|------|
| CB-24-5                   | 46              | 1.154           | °C/W |

<sup>1</sup> The thermal resistance values are defined as per the JESD51-12 standard.

#### **RECOMMENDED SOLDERING PROFILE**



Figure 3. Recommended Soldering Profile

| Table | 10. |
|-------|-----|
|-------|-----|

| Profile Feature                                  | Condition (Pb-Free) |
|--------------------------------------------------|---------------------|
| Average Ramp Rate ( $T_L$ to $T_P$ )             | 3°C/sec maximum     |
| Preheat                                          |                     |
| Minimum Temperature (T <sub>SMIN</sub> )         | 150°C               |
| Maximum Temperature (T <sub>SMAX</sub> )         | 200°C               |
| Time ( $T_{SMIN}$ to $T_{SMAX}$ ) ( $t_S$ )      | 60 sec to 180 sec   |
| T <sub>SMAX</sub> to T <sub>L</sub> Ramp-Up Rate | 3°C/sec maximum     |
|                                                  |                     |

#### Table 10.

| Profile Feature                                                 | Condition (Pb-Free) |  |  |
|-----------------------------------------------------------------|---------------------|--|--|
| Time Maintained Above Liquidous<br>Temperature                  |                     |  |  |
| Liquidous Temperature (T <sub>L</sub> )                         | 217°C               |  |  |
| Time (t <sub>L</sub> )                                          | 60 sec to 150 sec   |  |  |
| Peak Temperature (T <sub>P</sub> )                              | +260 (+0/-5)°C      |  |  |
| Time Within 5°C of Actual Peak<br>Temperature (t <sub>P</sub> ) | <30 sec             |  |  |
| Ramp-Down Rate                                                  | 6°C/sec maximum     |  |  |
| Time from 25°C to Peak Temperature                              | 8 minutes maximum   |  |  |

#### **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001 and charged device model (CDM) per ANSI/ESDA/JEDEC JS-002.

## ESD Ratings for ADPD4200

#### Table 11. ADPD4200, 24-Ball WLCSP

| ESD Model | Withstand Threshold (V) | Class |
|-----------|-------------------------|-------|
| НВМ       | 2500                    | 2     |
| CDM       | 1250                    | C3    |

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

|   | ADPD4200<br>TOP VIEW<br>(Not to Scale) |                                       |         |         |  |  |  |
|---|----------------------------------------|---------------------------------------|---------|---------|--|--|--|
|   | 1                                      | 2                                     | 3       | 4       |  |  |  |
| A | (GPI00)                                |                                       | (LED2A) | (LED1A) |  |  |  |
| в |                                        | (GPI01)                               | (LED3A) |         |  |  |  |
| с | (MOSI)                                 | $\left(\overline{\mathbf{cs}}\right)$ |         |         |  |  |  |
| D | (IOVDD)                                | (DVDD1)                               |         |         |  |  |  |
| Е | (IOGND)                                |                                       | (vc2)   | (VC1)   |  |  |  |
| F |                                        | ( <b>IN7</b> )                        | (IN2)   | (IN1)   |  |  |  |

#### Figure 4. Pin Configuration

90

#### Table 12. Pin Function Descriptions

| Pin No. | Mnemonic | Type <sup>1</sup> | Description                                                                                            |  |
|---------|----------|-------------------|--------------------------------------------------------------------------------------------------------|--|
| A1      | GPIO0    | DIO               | General-Purpose Input and Output 0. The GPIO0 pin is used for interrupts and various clocking options. |  |
| A2      | LED4A    | AO                | ED Driver 4A Current Sink. If not in use, leave the LED4A pin floating.                                |  |
| A3      | LED2A    | AO                | ED Driver 2A Current Sink. If not in use, leave the LED2A pin floating.                                |  |
| A4      | LED1A    | AO                | LED Driver 1A Current Sink. If not in use, leave the LED1A pin floating.                               |  |
| B1      | MISO     | DO                | SPI Master Input/Slave Output.                                                                         |  |
| B2      | GPIO1    | DIO               | General-Purpose Input and Output 1. The GPIO1 pin is used for interrupts and various clocking options. |  |
| B3      | LED3A    | AO                | LED Driver 3A Current Sink. If not in use, leave the LED3A pin floating.                               |  |
| B4      | LGND     | AO                | LED Driver Ground.                                                                                     |  |
| C1      | MOSI     | DIO               | SPI Master Output/Slave Input.                                                                         |  |
| C2      | CS       | DIO               | SPI Chip Select Input.                                                                                 |  |
| C3      | SCLK     | DIO               | SPI Clock Input.                                                                                       |  |
| C4      | AVDD     | S                 | .8 V Analog Supply.                                                                                    |  |
| D1      | IOVDD    | S                 | .8 V or 3.3 V Input and Output Driver Supply.                                                          |  |
| D2      | DVDD1    | S                 | I.8 V Digital Supply.                                                                                  |  |
| D3      | AGND     | S                 | Analog Ground.                                                                                         |  |
| D4      | VREF     | REF               | Internally Generated ADC Voltage Reference. Buffer the VREF pin with a 1 µF capacitor to AGND.         |  |
| E1      | IOGND    | S                 | Input and Output Driver Ground.                                                                        |  |
| E2      | DGND     | S                 | Digital Ground.                                                                                        |  |
| E3      | VC2      | AO                | Output Voltage Source 2 for Photodiode Common Cathode Bias or Other Sensor Stimulus.                   |  |
| E4      | VC1      | AO                | Output Voltage Source 1 for Photodiode Common Cathode Bias or Other Sensor Stimulus.                   |  |
| F1      | IN8      | AI                | Current Input 8. If not in use, leave the IN8 pin floating.                                            |  |
| F2      | IN7      | AI                | Current Input 7. If not in use, leave the IN7 pin floating.                                            |  |
| F3      | IN2      | AI                | Current Input 2. If not in use, leave the IN2 pin floating.                                            |  |
| F4      | IN1      | AI                | Current Input 1. If not in use, leave the IN1 pin floating.                                            |  |

<sup>1</sup> DIO means digital input and output, AO means analog output, DO means digital output, S means supply, REF means voltage reference, and AI means analog input.

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. LED Driver Current vs. LED1A Driver Compliance at 10 mA, 40mA, 120 mA, and 200 mA



Figure 7. Input Referred Noise vs. TIA Gain







Figure 9. Referred to Input Noise vs. Input Capacitance



Figure 10. Ambient Light Rejection vs. Frequency

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 11. 32 kHz Clock Frequency Distribution, Untrimmed



Figure 12. 1 MHz Clock Frequency Distribution, Untrimmed



Figure 13. 32 MHz Clock Frequency Distribution, Untrimmed

#### INTRODUCTION

The ADPD4200 operates as a complete multimodal sensor front end, stimulating up to four LEDs and measuring the return signal on up to four separate current inputs. Twelve time slots are available, enabling 12 separate measurements per sampling period. The analog inputs can be driven single-ended or in differential pairs. The four analog inputs are multiplexed into a single channel or two independent channels, enabling simultaneous sampling of two sensors.

The analog front end (AFE) consists of a TIA, band-pass filter (BPF), integrator, and ADC. The digital block provides multiple operating modes, programmable timing, two GPIOx pins, block averaging, and a selectable second-order through fourth-order cascaded integrator comb (CIC) filter. Four independent LED drivers are provided that can each drive up to 200 mA. Four LED drivers can be enabled in any time slot and can be programmed from 2 mA to 200 mA monotonically, with a 7-bit register setting. The LED drivers enabled in any time slot can provide a total combined maximum of 400 mA of LED current.

The core circuitry provides stimulus to the sensors connected to the inputs of the device and measures the response, storing the results in discrete data locations. The four inputs can drive two simultaneous input channels, either in a single-ended or differential configuration. Data is read directly by a register or through a FIFO method. This highly integrated system includes an analog signal processing block, digital signal processing block, an SPI communication interface, programmable pulsed LED current sources, and pulsed voltage sources for sensors that require voltage excitation. When making optical measurements, the ADPD4200 provides 60 dB of ambient light rejection using a synchronous modulation scheme with pulses as short as 1  $\mu$ s combined with a BPF. Ambient light rejection is automatic without the need of external control loops, dc current subtraction, or digital algorithms.

The LED driver is a current sink and is independent from the LED supply voltage and the LED type. The inputs can be connected to any sensor that provides currents up to 200  $\mu$ A. The ADPD4200 can also interface with voltage output sensors with a series resistor placed between the sensor output and the ADPD4200 inputs to convert the voltage to a current. The ADPD4200 produces a high SNR for relatively low LED power while greatly reducing the effect of ambient light on the measured signal.

#### ANALOG SIGNAL PATH

The ADPD4200 analog signal path consists of four current inputs that can be configured as single-ended or differential pairs into one of two independent channels. The two channels can be sampled simultaneously for applications that require instantaneous sampling of two sensors. Each channel contains a TIA with programmable gain, a BPF with a high-pass corner at 100 kHz and a low-pass cutoff frequency of 390 kHz, and an integrator capable of integrating  $\pm 7.5$  pC per sample. Each channel is time multiplexed into a 14-bit ADC. In Figure 14, R<sub>F</sub> is the TIA feedback resistor, and R<sub>INT</sub> is the series resistor to the input of the integrator.



Figure 14. Analog Signal Path Block Diagram

#### **Analog Input Multiplexer**

The ADPD4200 supports four analog input pins. Each input can be used as a single-ended input or as part of a differential pair. Figure 15 shows a single representation of the input switch matrix, which allows programmable connection to the two AFE channels. Each pair of inputs has an exact duplicate of this multiplexer: IN1 and IN2, and IN7 and IN8. The connections are programmable per time slot.

The PAIR12 and PAIR78 bits select whether the matching input pair is used as two single-ended inputs or as a differential pair. This selection is valid for all active time slots. The INP12\_x and INP78\_x bits specify whether the input pair is enabled during the corresponding time slot and, if enabled, which input is connected to which AFE channel.

The sleep conditions are used for any inputs that are not enabled. Sleep conditions are determined by the INP\_SLEEP\_12 and INP\_SLEEP\_78 bits, which specify the state for the input pairs during sleep and when the inputs are not active. Inputs are only considered active during the precondition and pulse regions for time slots where they are enabled.

Preconditioning of the sensor connected to the input is provided to set the operating point at the input just before sampling. There are several different options for preconditioning determined by the PRECON\_x bits. The PRECON\_x bits are provided for each time slot to specify the precondition for enabled inputs or input pairs during the corresponding time slot. Preconditioning options include: float the input(s), VC1, VC2, input common-mode voltage (V<sub>ICM</sub>), TIA\_VREF, TIA input, and short the input pair. The preconditioning time at the start of each time slot is programmable using the PRE\_WIDTH\_x bits. The default preconditioning period is 8  $\mu$ s.

The block diagram in Figure 15 shows all the bias levels that can be switched into the input connections during sleep and preconditioning. These connections are not available during the sampling phase of a time slot in which the input is selected.



Figure 15. Analog Input Multiplexer

#### Second AFE Channel

The second AFE channel is disabled by default. When disabled, the three amplifiers (TIA, BPF, and integrator) are automatically powered down, and no ADC cycles occur for the second channel. Digital integration and impulse response mode do not use the second channel.

The second AFE channel can be enabled with the CH2\_EN\_x bits on a per time slot basis. When the second channel is enabled, ADC conversions and the datapath bits of the second channel operate. When data is being written to the FIFO, the Channel 2 data is written after the Channel 1 data.

The Channel 2 TIA gain, integrator resistor, and buffer gain (when in digital integrate or TIA ADC mode) are set separately from Channel 1.

## LED DRIVERS

The ADPD4200 has four LED drivers, which can drive up to four LEDs simultaneously. The LED output driver is a current sink. Figure 16 shows an example of a single LED driver output pair. The ADPD4200 supports only one side of each LED driver, unlike the ADPD4100/ADPD4101 devices. Therefore, there is no LEDxB pin in the ADPD4200 device, but there is still a register to configure the relative LED.



Figure 16. Block Diagram of LED Driver Output Pair

The LED driver output pins, LED1A, LED2A, LED3A, and LED4A, have an absolute maximum voltage rating of 3.9 V. Any voltage exposure over this rating affects the reliability of the device operation and, in certain circumstances, causes the device to cease proper operation. The voltage of the LED driver output pins must not be confused with the supply voltages for the LED themselves.  $V_{LEDx}$  is the voltage applied to the anode of the external LED, whereas the LED output driver pin is connected to the cathode of the external LED. The compliance voltage is the amount of headroom voltage at the LED driver pin, measured with respect to ground, required to maintain the programmed LED current level and is a function of the current required. Figure 5 shows the typical compliance voltages required at various LED current settings.

Either side of each LED driver output pair, but not both, can be driven in any of the 12 available time slots. Up to four LED driver outputs can be enabled in any time slot using the LED\_ DRIVESIDE1\_x, LED\_DRIVESIDE2\_x, LED\_DRIVESIDE3\_x, and LED\_DRIVESIDE4\_x bit fields. The current is set on a per driver, per time slot basis using the LED\_CURRENT1\_x, LED\_CURRENT2\_x, LED\_CURRENT3\_x, and LED\_CURRENT4\_x bit fields. Each driver can be programmed from 1.5 mA to 200 mA with a monotonic 7-bit setting, as shown in Figure 17. Each setting from 1 to 127 increases the LED drive current by ~1.6 mA. Setting LED\_CURRENTx\_x = 0 disables that particular driver.

Although each driver can be programmed to 200 mA and up to four LED drivers can be enabled in any time slot, there is a 400 mA limit of combined LED driver current that can be provided in any time slot. It is up to the user to program the LED drivers such that this 400 mA limit is not exceeded. If the 400 mA limit is exceeded by the user settings, priority is given, in the following order, to LED1x, LED2x, LED3x, and LED4x. For example, if the user settings have LED1A set to 150 mA, LED2A set to 150 mA, and LED3A set to 150 mA in a single time slot, LED1A and LED2A both provide 150 mA. However, LED3A is limited to 100 mA to maintain the 400 mA total LED drive current limit for the device.



Figure 17. LED Driver Current vs. LED Drive Register Setting

## DETERMINING CVLED

To determine the bypass capacitor ( $C_{VLED}$ ) value, determine the maximum forward-biased voltage,  $V_{FB\_LED\_MAX}$ , of the LED in operation. The maximum LED current,  $I_{LED\_MAX}$ , converts to  $V_{FB\_LED\_MAX}$  as shown in Figure 18. In this example, 125 mA of current through two green LEDs in parallel yields  $V_{FB\_LED\_MAX} =$ 3.5 V. Any series resistance in the LED path must also be included in this voltage. When designing the LED path, keep in mind that small resistances can add up to large voltage drops due to the LED peak current being large. In addition, these resistances can be unnecessary constraints on the V<sub>LEDx</sub> supply.



Figure 18. Example of the Average LED Forward-Biased Voltage Drop as a Function of the LED Driver Current Setting

To correctly size the  $C_{VLED}$  capacitor, do not deplete it during the pulse of the LED to the point where the voltage on the capacitor is less than the forward bias on the LED. Calculate the minimum value for  $C_{VLED}$  as follows:

$$C_{VLED} = (t_{LED_PW} \times I_{LED_MAX}) / (V_{LED_MIN} - (V_{FB_LED_MAX} + V_{COMP}))$$
(1)

#### where:

 $t_{LED PW}$  is the LED pulse width.

 $I_{LED_{MAX}}$  is the maximum forward-biased current on the LED used in operating the devices.

 $V_{LED\_MIN}$  is the lowest voltage from the V<sub>LEDx</sub> supply with no load.  $V_{FB\_LED\_MAX}$  is the maximum forward-biased voltage required on the LED to achieve I<sub>LED\_MAX</sub>.

 $V_{COMP}$  is the compliance voltage of the LED driver at the programmed LED drive level.

The numerator of Equation 1 sets up the total discharge amount in coulombs from the bypass capacitor to satisfy a single programmed LED pulse of the maximum current. The denominator represents the difference between the lowest voltage from the V<sub>LEDx</sub> supply and the LED required voltage. The LED required voltage is the voltage of the anode of the LED such that the compliance of the LED driver and the forward-biased voltage of the LED operating at the maximum current is satisfied. At a 125 mA drive current, the compliance voltage of the driver is ~0.4 V. For a typical ADPD4200

example, assume that the lowest value for the V<sub>LEDx</sub> supply is 4.5 V, and that the peak current is 125 mA for two 528 nm LEDs in parallel. The minimum value for C<sub>VLED</sub> is then equal to 1  $\mu$ F.

$$C_{VLED} = (3 \times 10^{-6} \times 0.125) / (4.5 - (3.5 + 0.4)) = 0.625 \ \mu F$$
<sup>(2)</sup>

As shown in Equation 2, as the minimum supply voltage drops close to the maximum anode voltage, the demands on C<sub>VLED</sub> become more stringent, forcing the capacitor value higher. It is important to insert the correct values into Equation 2. For example, using an average value for V<sub>LED\_MIN</sub> instead of the worst case value for V<sub>LED\_MIN</sub> can cause a serious design deficiency, resulting in a C<sub>VLED</sub> value that is too small, causing insufficient optical power in the application.

Additionally, multiple pulses can cause further droop on the V<sub>LEDx</sub> supply if the C<sub>VLED</sub> capacitor is not fully recharged between pulses. Therefore, adding a sufficient margin on C<sub>VLED</sub> is strongly recommended. Add additional margin to C<sub>VLED</sub> to account for multiple pulses and derating of the capacitor value over voltage, bias, temperature, and other factors over the life of the component.

# DATAPATH, DECIMATION, SUBSAMPLING, AND FIFO

ADC samples are gathered for each pulse in each time slot and combine to create a running positive and negative sum for each time slot. These sums are each kept as a 32-bit unsigned value register and saturate if the values overflow 32 bits. Each ADC sample is added to either the positive or negative sum based on the SUBTRACT\_x bits for the current pulse in standard sampling mode, or in the lit or dark acquisition regions for digital integration mode. In impulse mode, the positive sum is used to add two values and the result is written directly to the FIFO. Figure 19 shows the datapath structure.

At the end of the pulse operations in each time slot, the signal value is calculated by subtracting the negative accumulator from the positive accumulator. The signal and dark values are then clipped to positive numbers and are processed by the decimation unit. If the decimated value is ready, the data registers update, and the selected values are written to the FIFO. The data interrupt for that time slot is also set at this time.



Figure 19. Datapath Block Diagram

## Decimation

The DECIMATE\_FACTOR\_x bits determine the number of time slot values used to create a 32-bit final sample value at a rate of

# Sample $Rate = (1/TIMESLOT_PERIOD_x)/(DECIMATE_FACTOR_x + 1)$

If DECIMATE FACTOR x is 0, the output sample rate equals the time slot rate. The final value is the sum of the decimated samples. There is no divide by (DECIMATE FACTOR x + 1) operation performed on the decimated data, but final data values can be bit shifted to the right before being written to the FIFO, creating a direct average when the number of samples is a power of 2. DECIMATE TYPE x selects the method of decimation used. A setting of 0 selects a simple block sum with other settings allowing higher order CIC filters up to fourth order. If using higher order CIC filters for the signal data, the dark data still uses the simple block sum at the same decimation rate. Each time slot maintains its own block sum or CIC filter state. The entire decimation path uses a 32-bit datapath. When using the CIC filter, the number of bits required for the result is dependent on the number of pulses, the decimation rate, and the order of the CIC filter according to the following equation:

 $N_{BITS} = 14 + \log_2(Number of Pulses) + (\log_2(Decimation Rate))(CIC Order)$ 

It is up to the user to ensure that there is no undesired overflow.

Final data results can be read from data registers or a 512-byte data FIFO. Data written to the FIFO is configurable to allow the different data registers, formats, and data sizes as required. Each time slot can use its own decimation rate. Data from each time slot is written to the FIFO at its respective ODR.

## Subsampling

The ADPD4200 supports a subsampling mode that allows selected time slots to run at slower sampling rates than the programmed sampling rate. For example, in a multiparameter application where most of the measurements must be taken at a sampling rate of 300 Hz but one of the measurements must only be taken at 25 Hz, the subsampling mode can be used on the time slot that only needs to operate at 25 Hz. To enable subsampling mode for a specific time slot, set the SUBSAMPLE x bit to 1 and set the DECIMATE FACTOR x bits to the desired subsampling rate. The subsampled time slot then samples only once every (DECI-MATE FACTOR x + 1) cycle, instead of operating every time slot sequence. If other time slots are decimating at the same rate, the subsampled cycles occur at the same time the decimated data is presented to the FIFO. For example, if Time Slot A is operating at 300 Hz but decimating to 25 Hz, and Time Slot B is set to subsample by 12, both time slots write the FIFO during the same time slot sequence and at the same rate.

More complicated patterns can be made if the decimate and subsample rates for the enabled time slots are different. The user must manage the varying packet sizes by reading the data in multiples of the repeating packet size. For example, if Time Slot A is not decimating or subsampling, Time Slot B is subsampling every second cycle, and Time Slot C is subsampling every fourth cycle, the data pattern written to the FIFO is A, AB, A, ABC, and so on, as the repeating packet.

Decimation and subsampling have the same effect on the output data rate. The only difference is that the decimated time slots operate every input cycle but produce data at the slower rate using the on-chip decimating filter. The subsampling time slots only occur at the slower rate.

Status bytes are written to the FIFO every wake-up period, regardless of which time slots execute. Using the same example as the different decimate and subsample rates scenario, but with a status byte enabled, the pattern is AS, ABS, AS, ABCS, and so on, where S is a status byte.

## FIFO

Data is written to the FIFO at the end of each sampling period. This packet can include 0, 8-, 16-, 24-, or 32-bit data for each of the dark data and signal data values. The bit alignment of the data written to the FIFO is selectable with a shift of 0 bits to 31 bits, with saturation provided. Lower bits are ignored. The DARK\_SHIFT\_x and SIGNAL\_SHIFT\_x bit fields select the number of bits to shift the output data to the right before writing to the FIFO. The DARK\_SIZE\_x and SIGNAL\_SIZE\_x bit fields select the number of bytes of each field to be written from 0 bytes to 4 bytes. When set to 0, no data is written for that data type. If there are any nonzero bits at more significant bit positions than those selected, the data written to the FIFO is saturated. If both channels are enabled, all selected Channel 1 data values are written to the FIFO first, followed by the Channel 2 data.

For example, in modes that utilize dark data, the eight upper bits of the dark data can be stored with 24 appropriately selected bits from the signal data for each time slot to allow detection of whether the ambient light is becoming large, while limiting the size of the amount of data transferred.

Data is written to the FIFO at the end of the sampling period only if there is enough FIFO space left to write data for each active timeslot. For example, if one active timeslot is running at an ODR of 100 Hz and a second timeslot is decimating by 4 or subsampling at 1/4<sup>th</sup> the rate of the first timeslot for an ODR of 25 Hz, data is only going to be written to the FIFO at the end of the sampling period if there is enough room for both active timeslots to write data, regardless of whether or not the timeslot that is decimating or subsampling is supposed to write data during that sampling period. It is up to the user to manage the data appropriately at the microprocessor end when using timeslots with different decimation and/or subsampling rates.

The FIFO is never written with partial packets of data. If there is not enough room for all of the data to be written to the FIFO for all enabled time slots and any selected status bytes, no data is written from any of the time slots during that period, and the INT\_FIFO\_OFLOW status bit is set.

The order of samples written to the FIFO (if selected) is dark data followed by signal data. The byte order for multibyte words is shown in Table 13.

#### Table 13. Byte Order for FIFO Writes

| Size | Byte Order (After Shift)        |
|------|---------------------------------|
| 8    | [7:0]                           |
| 16   | [15:8], [7:0]                   |
| 24   | [15:8], [7:0], [23:16]          |
| 32   | [15:8], [7:0], [31:24], [23:16] |

The FIFO size is 512 bytes. When the FIFO is empty, a read operation returns 0xFF, and the INT\_FIFO\_UFLOW status bit is set.

In addition to the FIFO, the signal and dark 32-bit registers can be directly read. These registers are effectively two-stage registers where there is an internal data register that updates with every sample and a latched output data register that is accessed by the host. The data interrupts can be used to align the access of these registers to just after the registers are written. If using the interrupt timing is troublesome, use the HOLD\_REGS\_x bit field to prevent update of the output registers during access not aligned to the interrupt. Setting the HOLD\_REGS\_x bit field blocks the update of the latched output data register and ensures that the dark and signal values read by the host are from the same sample point. If additional samples occur while the HOLD REGS x bit field is set, the samples are written to the internal data register but not latched into the output data register that is accessed by the host. Setting the HOLD REGS x bit field to 0 reenables the pass through of new data.

After all time slots have completed, the optional status bytes are written to the FIFO. See the Optional Status Bytes section for more information.

#### CLOCKING

#### Low Frequency Oscillator

A low frequency oscillator clocks the low speed state machine, which sets the time base used to control the sample timing, wake-up states, and overall operation. There are three options for low frequency oscillator generation. The first option is an internal, selectable 32 kHz or 1 MHz oscillator. The second option is for the host to provide a low frequency oscillator externally. Finally, the low frequency oscillator can be generated by a divide by 32 or divide by 1000 of an external high frequency clock source at 32 MHz. When powering up the device, it is expected that the low frequency oscillator is enabled and left running continuously. To operate with the on-chip low frequency oscillator, use the following writes. Set the LFOSC\_SEL bit to 0 to select the 32 kHz clock or 1 if the 1 MHz clock is desired. Then, set either the OSC\_1M\_EN or OSC\_32K\_EN bit to 1 to turn on the desired internal oscillator. The internal 32 kHz clock frequency is set using the 6-bit OSC\_32K\_ADJUST bit field. The internal 1 MHz clock frequency is set using the 10-bit OSC\_1M\_FREQ\_ADJ bit field.

If higher timing precision is required than can be provided by the on-chip low frequency oscillator, this oscillator can be driven directly from an external source provided on a GPIOx input. To enable an external low frequency clock, use the following writes. Enable one of the GPIOx inputs using the GPIO\_PIN\_CFGx bit fields. Next, use the ALT\_CLK\_GPIO bit field to choose the enabled GPIOx input to be used for the external low frequency oscillator. Set the ALT\_CLOCKS bit field to 0x1 to select an external low frequency oscillator. Finally, use the LFOSC\_SEL bit to match whether a 32 kHz or 1 MHz clock is being provided.

In a third method, an external 32 MHz clock is used for both the high frequency clock and to be divided down to generate the low frequency clock. To use this method, follow the previous instructions for an external low frequency clock but set the ALT\_CLOCKS bit field to 0x3, and use the LFOSC\_SEL bit to determine if a divide by 32 or 1000 is used to generate the low frequency clock so that either a 32 kHz or 1 MHz clock is generated from the external 32 MHz clock.

## **High Frequency Oscillator**

A 32 MHz high frequency oscillator is generated internally or can be provided externally. This high frequency clock clocks the high speed state machine, which controls the AFE operations during the time slots, such as LED timing and integration times.

The high frequency oscillator can be internally generated by setting the ALT\_CLOCKS bits to 0x0 or 0x1. When selected, the internal 32 MHz oscillator is enabled automatically by the low speed state machine during the appropriate wake-up time or during the 32 MHz oscillator calibration routine.

The high frequency oscillator can also be driven from an external source. To provide an external 32 MHz high frequency oscillator, enable one of the GPIOx inputs using the GPIO\_PIN\_CFGx bits. Then, use the ALT\_CLK\_GPIO bits to choose the enabled GPIOx input for the external high frequency oscillator. Finally, write 0x2 or 0x3 to the ALT\_CLOCKS bits to select an external high frequency oscillator. Writing 0x2 provides only the high frequency oscillator from the external source, whereas writing 0x3 generates both the low frequency oscillator and high frequency oscillator from the external 32 MHz source. When using an external 32 MHz oscillator, it must be kept running continuously for proper device operation.

## TIME STAMP OPERATION

The time stamp feature is useful for calibration of the low frequency oscillator as well as providing the host with timing information

during time slot operation. Time stamping is supported by the use of any GPIOx as a time stamp request input, the CAPTURE\_TIME-STAMP bit to enable capture of the time stamp trigger, a time counter running in the low frequency oscillator domain, and two output registers. The output bits include TIMESTAMP\_COUNT\_x, which holds the number of low frequency oscillator cycles between time stamp triggers, and TIMESTAMP\_SLOT\_DELTA, which holds the number of low frequency oscillator cycles remaining to the next time slot start.

The setup for using the time stamp operation is as follows:

- 1. Set CLK\_CAL\_ENA = 1 to enable the oscillator calibration circuitry.
- Configure a GPIOx to support the time stamp input using the appropriate GPIO\_PIN\_CFGx bits. Select the matching GPIOx to provide the time stamp using the TIMESTAMP\_GPIOx bits.
- **3.** Configure the ADPD4200 for operation and enable the low frequency oscillator.
- 4. If the TIMESTAMP\_SLOT\_DELTA function is desired, start the time slot operation by placing the device in go mode using the OP\_MODE bit (see Table 14). For low frequency oscillator calibration, it is only required that the low frequency oscillator be enabled. The device does not have to be in go mode for low frequency oscillator calibration.

Use the following procedure to capture the time stamp:

- 1. Set the CAPTURE\_TIMESTAMP bit to 1 to enable the capture of the time stamp on the next rising edge of the selected GPIOx input.
- 2. The host provides the initial time stamp trigger on the selected GPIOx at an appropriate time.
- The CAPTURE\_TIMESTAMP bit is cleared when the time stamp signal is captured unless the TIMESTAMP\_AL-WAYS\_EN bit is set, in which case, the capture of the time stamp is always enabled. Reenable the capture if necessary.
- **4.** The host provides a subsequent time stamp trigger on the selected GPIOx at an appropriate time.
- The number of low frequency oscillator cycles that occurred between time stamp triggers can be read from the TIME-STAMP\_COUNT\_x bits.

The host must continue to handle the FIFO and/or data register data normally during time stamp processing.

If using a dedicated pin for a time stamp that does not have transitions other than the time stamp, set the TIMESTAMP\_ALWAYS\_EN bit to avoid automatic clearing of the CAPTURE\_TIMESTAMP bit. This setting removes the need to enable the time stamp capture each time.

The time stamp can calibrate the low frequency oscillator as described in the Low Frequency Oscillator Calibration section. The host can also use TIMESTAMP\_SLOT\_DELTA to determine when the next time slot occurs. TIMESTAMP\_SLOT\_DELTA can

determine the arrival time of the samples currently in the FIFO. TIMESTAMP\_SLOT\_DELTA does not account for the decimation factor.

The time stamp trigger is edge sensitive and can be set to either trigger on the rising edge (default) or falling edge using TIMESTAMP\_INV.

## LOW FREQUENCY OSCILLATOR CALIBRATION

The time stamp circuitry can be used to calibrate either the 32 kHz or 1 MHz low frequency oscillator circuit by adjusting the frequency to match the timing of the time stamp triggers. Simply compare the TIMESTAMP\_COUNT\_x value in low frequency oscillator cycles to the actual time stamp trigger period and adjust the OSC\_32K\_ADJUST or OSC\_1M\_FREQ\_ADJ value accordingly.

#### HIGH FREQUENCY OSCILLATOR CALIBRATION

The high frequency oscillator is calibrated by comparing multiples of its cycles with multiple cycles of the low frequency oscillator, which is calibrated to the system time. Calibration of the low frequency oscillator precedes calibration of the high frequency oscillator. The method for calibrating the high frequency oscillator is as follows:

- 1. Write 1 to the OSC\_32M\_CAL\_START bit.
- **2.** The ADPD4200 automatically powers up the high frequency oscillator.
- **3.** The device automatically waits for the high frequency oscillator to be stable.
- 4. An internal counter automatically counts the number of 32 MHz high frequency oscillations that occur during 128 cycles of the 1 MHz low frequency oscillator or 4 cycles of the 32 kHz low frequency oscillator, depending on which low frequency oscillator is enabled based on the setting of the LFOSC\_SEL bit.
- 5. The OSC\_32M\_CAL\_COUNT bits are updated with the final count.
- **6.** The 32 MHz oscillator automatically powers down following calibration unless time slots are active.
- 7. The device resets the OSC\_32M\_CAL\_START bit indicating the count has been updated.

The OSC\_32M\_FREQ\_ADJ bits adjust the frequency of the 32 MHz oscillator to the desired frequency. When using an external low frequency oscillator, the 32 MHz oscillator calibration is performed with respect to the externally provided low frequency oscillator.

When low frequency oscillator and high frequency oscillator calibrations are complete, set the CLK\_CAL\_ENA bit = 0 to disable the clocking of the oscillator calibration circuitry to reduce power. The CLK\_CAL\_ENA bit defaults to 0 so that the calibration circuitry is disabled by default.

## TIME SLOT OPERATION

Operation of the ADPD4200 is controlled by an internal configurable controller that generates all the timing needed to generate sampling regions and sleep periods. Measurements of multiple sensors and control of synchronous stimulus sources are handled by multiple time slots. The device provides up to 12 time slots for multisensor applications. The enabled time slots are repeated at the sampling rate, which is configured by the 23-bit TIMESLOT\_PE-RIOD\_x bit field in the TS\_FREQ register. The sampling rate is determined by the following formula:

Sampling Rate = Low Frequency Oscillator Frequency (Hz) ÷ TIME-SLOT\_PERIOD\_x

Each time slot allows the creation of one or more LED and/or modulation pulses, and the acquisition of the photodiode or other sensor current based on that stimulus. The operating parameters for each time slot are highly configurable.

Figure 20 shows the basic time slot operation sequence. Each time slot is repeated at the sampling rate, followed by an ultra low power sleep period. By default, subsequent time slots are initiated immediately following the end of the previous time slot. In addition, there is an option to add an offset to the start of the subsequent time slots using the TIMESLOT\_OFFSET\_x bit field as shown in Figure 21, which shows the TIMESLOT\_OFFSET\_B bit field being used to offset the start of Time Slot B. In this case, each time slot still operates at the sampling rate, but there is a sleep period between Time Slot A and Time Slot B. The wake period shown in Figure 20 and Figure 21 is used to power up and stabilize the analog circuitry before data acquisition begins. If the TIMESLOT\_OFFSET\_B bit field is set to 0, the time slot starts as soon as the previous time slot finishes.

The time slot offset is always applied to the Time Slot A start time. For example, TIMESLOT\_OFFSET\_D is an offset added to the beginning of Time Slot A, not Time Slot C, which immediately precedes Time Slot D.

The amount of offset applied is dependent on the low frequency oscillator used. If using the 1 MHz low frequency oscillator,

Offset = 64 × (Number of 1 MHz Low Frequency Oscillator Cycles) × TIMESLOT\_OFFSET\_x If using the 32 kHz low frequency oscillator,

Offset = 2 × (Number of 32 kHz Low Frequency Oscillator Cycles) × TIMESLOT\_OFFSET\_x

For example, if TIMESLOT\_OFFSET\_C is set to 0x040 and the 1 MHz low frequency oscillator is being used, the offset from the start of Time Slot A to the start of Time Slot C is

 $Offset = (64 \times 1 \ \mu s \times 64) = 4.096 \ ms$ 

The sampling rate is controlled by the low frequency oscillator. The low frequency oscillator is driven by one of three sources as described in the Clocking section.

If the sampling period is set too short to allow the enabled time slots to complete, a full cycle of enabled time slot samples is skipped, effectively reducing the overall sample rate. For example, if the sampling rate is set to 100 Hz (10 ms period) and the total amount of time required to complete all enabled time slots is 11 ms, the next cycle of time slots does not begin until t = 20 ms, effectively reducing the sampling rate to 50 Hz.

If TIMESLOT\_OFFSET\_x is set too short to allow the previous time slot to finish, the time slot occurs immediately after the previous time slot. Time slots always occur in A through L order.

## Using External Synchronization for Sampling

An external signal driven to a configured GPIOx pin can be used to wake the device from sleep instead of the TIMESLOT\_PERIOD\_x counter, which allows external control of the sample rate and time. This mode of operation is enabled using the EXT\_SYNC\_EN bit and uses the GPIOx pin selected by the EXT\_SYNC\_GPIO bits. If using this feature, be sure to enable the selected GPIOx pin as an input using the appropriate GPIO\_PIN\_CFGx bits.

When operating with external synchronization and set in go mode, the device enters sleep first and waits for the next external synchronization signal before waking up. This external synchronization signal is then synchronized to the low frequency oscillator and then starts the wake-up sequence. If an additional external synchronization is provided prior to completing time slot operations, it is ignored.



Figure 21. Time Slot Operation with Offset Using TIMESLOT\_OFFSET\_B

#### **EXECUTION MODES**

A state machine in the low frequency oscillator clock domain controls sleep times, wake-up cycles, and the start of time slot operations. The low frequency oscillator serves as the time base for all time slot operations, controls the sample rates, and clocks the low frequency state machine. This state machine controls all operations and is controlled by the OP\_MODE bit.

#### Table 14. OP\_MODE Bit Setting Descriptions

| OP_MODE Setting | Mode    | Description                                                                    |
|-----------------|---------|--------------------------------------------------------------------------------|
| 0               | Standby | All operations stopped. Time slot ac-<br>tions reset. Low power standby state. |
| 1               | Go      | Transitioning to this state from standby mode starts time slot operation.      |

At power-up and following any subsequent reset operations, the ADPD4200 is in standby mode. The user can write 0 to the OP\_MODE bit to immediately stop operations and return to standby mode.

Register writes that affect operating modes cannot occur during go mode. The user must enter standby mode before changing the control registers. Standby mode resets the digital portion of the ADC, all of the pulse generators, and the state machine.

When OP\_MODE is set to 1, the device immediately starts the first wake-up sequence and time slot operations unless using an external synchronization trigger. If using an external synchronization trigger, the device enters the sleep state before the first wake-up and time slot regions begin.

## HOST INTERFACE

The ADPD4200 provides a SPI to communicate with the host. The device also provides numerous FIFO, data register, error, and threshold status bits, each of which can be provided by an interrupt function from a GPIOx, read from status registers, or appended as optional status bytes at the end of a FIFO packet.

#### **Interrupt Status Bits**

## **Data Register Interrupts**

The data interrupt status bits, INT\_DATA\_x for each time slot, are set every time that the data registers for each time slot are updated. The state of the HOLD\_REGS\_x bit has no effect on the interrupt logic.

## **FIFO Threshold Interrupt**

The FIFO threshold interrupt status bit, INT\_FIFO\_TH, is set when the number of bytes in the FIFO exceeds the value stored in the FIFO\_TH register. The INT\_FIFO\_TH bit is cleared automatically when a FIFO read reduces the number of bytes below the value in the FIFO\_TH register, which allows the user to set an appropriate data size for their host needs.

## Level Interrupts

Two level interrupt status bits, INT\_LEV0\_x and INT\_LEV1\_x, provide an interrupt when the dark data or signal data values cross greater than or less than a programmed threshold level.

Two comparison circuits are available per time slot. The INT\_LEV0\_x or INT\_LEV1\_x status bits are set when the data register update meets the criteria set by the associated THRESH0\_TYPE\_x, THRESH0\_DIR\_x, THRESH0\_CHAN\_x settings, or by the associated THRESH1\_TYPE\_x, THRESH1\_DIR\_x, and THRESH1\_CHAN\_x settings.

The Level 0 interrupt operates as follows. The user sets an 8-bit threshold value in the THRESH0\_VALUE\_x bit field for the corresponding time slot. This value is then shifted to the left by anywhere from 0 bits to 24 bits, specified by the setting of the THRESH0\_SHIFT\_x bit field. A comparison is then made between the shifted threshold value and the register chosen by the THRESH0\_TYPE\_x bit field and the THRESH0\_CHAN\_x bit. The INT\_LEV0\_x status bit is set if the selected data register meets the criteria set in the THRESH0\_DIR\_x bit field. The Level 1 interrupt operates in the same fashion.

## **Clearing Interrupt Status Bits**

All status bits are set regardless of whether the status bit is routed to one of the interrupt outputs, Interrupt X or Interrupt Y. The status bits are independent of the interrupt enable bits. The status bits are always set by the corresponding event. The interrupt bits stay set until they are either manually or automatically cleared.

The user can manually clear a given interrupt by writing a 1 to the matching interrupt status bit. In addition, the data interrupt status bits can be configured to clear automatically. When the INT\_ACLEAR\_DATA\_x or INT\_ACLEAR\_FIFO bit is set, the appropriate interrupt status bit is automatically cleared when any matching data register or FIFO register is read. Automatic clearing of the interrupt status bits removes the need to manually clear these interrupts.

## **Optional Status Bytes**

There is an option to append each data packet with status bits. This option is useful for hosts that cannot spare an interrupt channel to service. The status bytes can each be individually selected in the FIFO\_STATUS\_BYTES register. Each bit in the FIFO\_STATUS\_BYTES register enables a status byte that is appended to the data packet in the FIFO. If any bit in the FIFO\_STATUS\_BYTES register is set to 1, the byte that is appended to the data packet contains the status bits, as shown in Table 15. Table 15 shows the order, enable bit, and contents of each status byte.

The 4-bit sequence number cycles from 0 to 15 and is incremented with a wraparound every time the time slot sequence completes. This sequence number can also be made available bitwise on the GPIOx pins.

|            |              |        | Contents <sup>1</sup> |            |            |        |        |          |        |
|------------|--------------|--------|-----------------------|------------|------------|--------|--------|----------|--------|
| Byte Order | Enable Bit   | Bit 7  | Bit 6                 | Bit 5      | Bit 4      | Bit 3  | Bit 2  | Bit 1    | Bit 0  |
| 0          | ENA_STAT_SUM | 0      | 0                     | Any LEV1_x | Any LEV0_x |        | 4-bit  | sequence |        |
| 1          | ENA_STAT_D1  | DATA_H | DATA_G                | DATA_F     | DATA_E     | DATA_D | DATA_C | DATA_B   | DATA_A |
| 2          | ENA_STAT_D2  | 0      | 0                     | 0          | 0          | DATA_L | DATA_K | DATA_J   | DATA_I |
| 3          | ENA_STAT_L0  | LEV0_H | LEV0_G                | LEV0_F     | LEV0_E     | LEV0_D | LEV0_C | LEV0_B   | LEV0_A |
| 4          | ENA_STAT_L1  | LEV1_H | LEV1_G                | LEV1_F     | LEV1_E     | LEV1_D | LEV1_C | LEV1_B   | LEV1_A |
| 5          | ENA_STAT_LX  | LEV1_L | LEV1_K                | LEV1_J     | LEV1_I     | LEV0_L | LEV0_K | LEV0_J   | LEV0_I |

#### Table 15. FIFO Status Byte Order and Contents

<sup>1</sup> DATA\_x refers to the data register interrupts for the corresponding time slot. LEV0\_x and LEV1\_x refer to Level 0 and Level 1 time slot interrupts, respectively, for Time Slot A through Time Slot L.

#### Interrupt Outputs, Interrupt X and Interrupt Y

The ADPD4200 supports two separate interrupt outputs, Interrupt X and Interrupt Y. Each interrupt has the option to be driven to any of the two GPIOx pins. The two different interrupt outputs can be generated for a host processor if desired. For example, the FIFO threshold interrupt, INT\_FIFO\_TH, can be routed to Interrupt X and used to drive the direct memory access (DMA) channel of the host, while the INT\_FIFO\_OFLOW and INT\_FIFO\_UFLOW interrupts can be routed to Interrupt Y and used to drive an additional host interrupt pin. Another example case includes routing the data interrupt from a single time slot to Interrupt X and the FIFO threshold interrupt to Interrupt Y. The host receives one interrupt when the interrupt of that particular channel occurs and the host can then read that register directly. Interrupt Y, in this case, is handled by the host with the DMA or with an interrupt. Each of the different interrupt status bits can be routed to Interrupt X or Interrupt Y, or both.

For each interrupt, there is an associated Interrupt X and Interrupt Y enable bit. The logic for the Interrupt X and Interrupt Y function is a logic AND of the status bit with its matching enable bit. All enabled status bits are then logically OR'ed to create the interrupt function. The enable bits do not affect the status bits.

#### **General-Purpose Inputs and Outputs**

The ADPD4200 provides two general-purpose input and output pins: GPIO0 and GPIO1. These GPIOx pins can be used as previously described in the Interrupt Outputs, Interrupt X and Interrupt Y section for interrupt outputs or for providing external clock signals to the device. The GPIOx pins can also be used for many different control signals, as synchronization controls to external devices, as well as test signals that are useful during system debugging. All of the available signals that can be brought out on a GPIOx pin.

#### SPI

The ADPD4200 contains a SPI port, which operates synchronously with its respective input clocks and requires no internal clocks to operate.

The ADPD4200 has an internal power-on reset circuit that sets the device into a known idle state during the initial power-up. After the power-on reset is released, approximately 2  $\mu$ s to 6  $\mu$ s after the DVDD supply is active, the device can be read and written through the SPI.

The registers are accessed using addresses within a 15-bit address space. Each address references a 15-bit register with one address reserved for the FIFO read accesses. Reads and writes auto-increment to the next register if additional words are accessed as part of the same access sequence. This automatic address increment occurs for all addresses except the FIFO address, one less than the FIFO address and the last used address, which is 0x277. Reads from the FIFO address continue to access the next byte from the FIFO.

#### **SPI Operations**

The SPI single register write operation is shown in Figure 22. The first two bytes contain the 15-bit register address and specify that a write is requested. The remaining two bytes are the 16 data bits to write to the register. The register write occurs only when all 16 bits are shifted in prior to deassertion of the  $\overline{CS}$  signal.

In addition, multiple registers can be written if an additional 16-bit data is shifted in before deassertion of the  $\overline{CS}$  signal. The register address automatically increments to the next register after each 16 bits of data.

The SPI single register read operation is shown in Figure 23. The first two bytes contain the 15-bit register address and specify that a read is requested. Register bits are shifted out starting with the MSB. In addition, multiple registers can be read if an additional 16-bit data is shifted out prior to deassertion of the  $\overline{CS}$  signal.

It is recommended that reading from the FIFO is performed byte wise. There is no requirement to read multiples of 16 bits.



MOSI (A14/A13/A12/A11/A10/A9/A8/A7/A6/A5/A4/A3/A2/A1/A0/wr \D15/D14/D13/D12/D11/D10/D9/D8/D7/D6/D5/D4/D3/D2/D1/D0/ 🕈

Figure 23. SPI Read Operation

#### **OPERATING MODE OVERVIEW**

The ADPD4200 is effectively a charge measuring device that can interface with many different sensors enabling synchronous measurements of PPG, electrocardiography (ECG), electrodermal activity (EDA), impedance, capacitance, and temperature measurements. A selection of operating modes are built into the device to optimize each of the different sensor measurements supported.

#### SINGLE INTEGRATION MODE

Single integration mode is used for a single integration of incoming charge per ADC conversion and is the most common operating mode for the ADPD4200. In single integration mode, most of the dynamic range of the integrator is used when integrating the charge from the sensor response to a single stimuli event, for example, an LED pulse. There is also a multiple integration mode available for situations with very small sensor responses (see the Multiple Integration Mode section for more information).

#### **Using LED as Stimulus**

Single integration mode is the typical operating mode used for a PPG measurement, where an LED is pulsed into human tissue and the resultant charge from the photodiode response is integrated and subsequently converted by the ADC. Figure 24 shows an example of a typical PPG measurement circuit.

The MOD\_TYPE\_x value is left at the default value of 0 so that the TIA is continuously connected to the input of the TIA. Set the PRECON\_x bit field to 0x5 to set the anode of the photodiode to the TIA\_VREF potential during the preconditioning period. The VCx pin is connected to the cathode of the photodiode and is set to TIA\_VREF + 250 mV to apply a 250 mV reverse bias across the photodiode, which reduces the photodiode capacitance and reduces the noise of the signal path. Set TIA\_VREF to 1.27 V using the AFE\_TRIM\_VREF\_x bit field for maximum dynamic range.

The LED pulse is controlled with the LED\_OFFSET\_x and LED\_ WIDTH\_x bit field. The default LED offset (LED\_OFFSET\_x = 0x10) is 16 µs from the end of the preconditioning period and is suitable for most use cases. Recommended LED pulse widths are either 2  $\mu$ s or 3  $\mu$ s when using the BPF. Shorter LED pulse widths provide the greatest amount of ambient light rejection and the lowest power dissipation. The period is automatically calculated by the ADPD4200. The automatic calculation is based on the integration width selected and the number of ADC conversions. To use the automatic calculation, leave the MIN\_PERIOD\_x bit field at its default value of 0. If a longer period is desired, for example, if a specific pulse frequency is desired, use the MIN\_PERIOD\_x bit field to enable a longer period. In single integration mode for PPG measurements using 2  $\mu$ s or 3  $\mu$ s, the automatic period calculation is

 $Period = (2 + 2 \times INTEG_WIDTH + (Number of Channels Enabled \times (ADC_COUNT + 1)))$ 

The integration pulses are controlled with the INTEG\_OFFSET\_x and INTEG\_WIDTH\_x bit fields. It is recommended that an integration width of 1  $\mu$ s greater than the LED width be used because the signal spreads due to the response of the BPF. By setting the integration width 1  $\mu$ s wider than the LED width, a maximum amount of charge from the incoming signal is integrated.

The number of ADC conversions defaults to a single ADC conversion. However, oversampling is available for increased SNR. The ADC conversions can be set to 1, 2, 3, or 4 based on the ADC\_COUNT\_x bit field. If two channels are enabled, Channel 1 occurs first, followed by Channel 2. The total number of pulses is equal to NUM\_INT\_x × NUM\_REPEAT\_x. In single integration mode, NUM\_INT\_x = 1 for a single integration sequence per ADC conversion. Therefore, the total number of pulses is controlled by NUM\_REPEAT\_x. Increasing the number of pulses reduces the noise floor of the measurement by a factor of  $\sqrt{n}$ , where n is the total number of pulses.

Figure 25 shows the timing operation where a single integration cycle is used per ADC conversion. Table 16 details the relevant registers using single integration mode for a PPG measurement.



Figure 24. Typical PPG Measurement Circuit



Figure 25. Single Integration per ADC Conversion with LED as Stimulus

| Group             | Time Slot A Register Address <sup>1</sup>                                       | Bit Field Name   | Description                                                                                                                                  |
|-------------------|---------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Path Setup | 0x0100, Bits[13:12]                                                             | SAMPLE_TYPE_x    | Leave at the default setting (0) for default sampling mode.                                                                                  |
|                   | 0x0101, Bits[8:0]                                                               | AFE_PATH_CFG_x   | Set to 0x0DA for TIA, BPF, integrator, and ADC.                                                                                              |
|                   | 0x0102, Bits[15:12], 0x102, Bits[3:0]                                           | INPxx_x          | Enable desired inputs.                                                                                                                       |
|                   | 0x0103[14:12]                                                                   | PRECON_x         | Set to 0x5 to precondition anode of the photodiode to TIA_VREF.                                                                              |
|                   | 0x0103, Bits[7:6], 0x0103, Bits[1:0]                                            | VCx_SEL_x        | Set to 0x2 to set ~250 mV reverse bias across the photodiode.                                                                                |
|                   | 0x0104, Bits[5:0]                                                               | TIA_GAIN_CHx_x   | Select TIA gain.                                                                                                                             |
|                   | 0x0104, Bits[9:8]                                                               | AFE_TRIM_VREF_x  | Set to 0x3 to set TIA_VREF = 1.27 V for maximum dynamic range.                                                                               |
|                   | 0x0108, Bits[13:12]                                                             | MOD_TYPE_x       | Set to 0 for continuous TIA connection to inputs following preconditioning.                                                                  |
| Timing            | 0x0109, Bits[7:0]                                                               | LED_OFFSET_X     | Sets start time of first LED pulse in 1 $\mu$ s increments, and 0x10 is the default (16 $\mu$ s).                                            |
|                   | 0x0109, Bits[15:8]                                                              | LED_WIDTH_x      | Sets width of LED pulse in 1 $\mu$ s increments, and 2 $\mu$ s or 3 $\mu$ s recommended.                                                     |
|                   | 0x010A, Bits[4:0]                                                               | INTEG_WIDTH_x    | Integration time in $\mu$ s. Set to LED_WIDTH_x + 1.                                                                                         |
|                   | 0x010B, Bits[12:0]                                                              | INTEG_OFFSET_X   | Integration sequence start time<br>= INTEG_OFFSET_x. Optimize as<br>described in the Optimizing Position of<br>Integration Sequence section. |
|                   | 0x0107, Bits[15:8]                                                              | NUM_INT_x        | Set to 1 for a single integration per group<br>of ADC conversions.                                                                           |
|                   | 0x0107, Bits[7:0]                                                               | NUM_REPEAT_x     | With NUM_INT_x = 1, NUM_REPEAT_x sets the total number of pulses.                                                                            |
| LED Settings      | 0x0105, Bit 15, 0x0105, Bit 7, 0x0106, Bit<br>15, 0x0106, Bit 7                 | LED_DRIVESIDEx_x | Select LED for time slot used.                                                                                                               |
|                   | 0x0105, Bits[14:8], 0x0105, Bits[6:0],<br>0x0106, Bits[14:8], 0x0106, Bits[6:0] | LED_CURRENTx_x   | Set LED current for selected LED.                                                                                                            |

<sup>1</sup> This is the Time Slot A register address. Add 0x020 for the identical register address for each subsequent time slot. For example, Register 0x0100 is the location for SAMPLE\_TYPE\_A. For Time Slot B, this register is at Address 0x0120. For Time Slot C, this register is at Address 0x0140. For Time Slot D, this register is at Address 0x0160, and so on.

## **Optimizing Position of Integration Sequence**

It is critical that the zero crossing of the output response of the BPF be aligned with the integration sequence such that the positive integration is aligned with the positive portion of the BPF output response and the negative integration is aligned with the negative portion of the BPF output response (see Figure 25).

A simple test to find the zero crossing is to setup the circuit so that the LED is reflecting off a reflector at a fixed distance from the photodiode such that a steady dc level of photodiode current is provided to the ADPD4200. Monitor the output while sweeping the integrator offset, INTEG\_OFFSET\_x[12:5], from a low value to a high value in 1 µs steps. The zero crossing is located when a relative maxima is seen at the output. The zero crossing can then be identified with much finer precision by sweeping the INTEG\_OFFSET\_x[4:0] bit field in 31.25 ns increments.

The optimal timing point is a function of TIA bandwidth that varies with TIA gain. To achieve the maximum SNR at each TIA gain setting, it is recommended that the user find the optimal timing point at each TIA gain setting for a given use case. Because there is minimal part to part variation in this optimal timing point, that same integrator offset timing for each gain setting can be used for all parts. If the user must use the same integrator timing for all TIA gain settings without re-optimizing for each TIA gain setting, the 200 k $\Omega$  TIA gain optimal timing must be used for the other TIA gain settings.

## Improving SNR Using Multiple Pulses

The ADPD4200 use short LED pulses, on the order of 2  $\mu$ s or 3  $\mu$ s. The SNR of a single pulse is approximately 68 dB to 74 dB, depending on the TIA gain. The SNR can be extended to ~100 dB by increasing the number of pulses per sample and filtering to a relevant signal bandwidth, for example, 0.5 Hz to 20 Hz for a heart rate signal. The SNR increases as the square root of the number of pulses. Thus, for every doubling of pulses, 3 dB of SNR increase is achieved. The number of pulses is increased with the NUM\_REPEAT\_x bit field.

# Improving SNR Using Integrator Chopping

The last stage in the ADPD4200 datapath is a charge integrator. The integrator uses an on and off integration sequence, synchronized to the emitted light pulse, which acts as an additional highpass filter to remove offsets, drifts, and low frequency noise from the previous stages. However, the integrating amplifier can itself introduce low frequency signal content at a low level. The ADPD4200 has a mode that enables additional chopping in the digital domain to remove this signal. Chopping is achieved by using an even number of pulses per sample and inverting the integration sequence for half of those sequences. When the math is done to combine the digitized result of each of the pulses of the sample, the sequences with an inverted integrator sequence are subtracted, and the sequences with a normal integrator sequence are added. An example diagram of the integrator chopping sequence is shown in Figure 26.

The result of chopping is that any low frequency signal contribution from the integrator is eliminated, leaving only the integrated signal and resulting in higher SNR, especially at higher numbers of pulses and at lower TIA gains where the noise contribution of the integrator becomes more pronounced.

Digital chopping is enabled using the registers and bits detailed in Table 17. The bit fields define the chopping operation for the first four pulses. This 4-bit sequence is then repeated for all subsequent sequence of four pulses. In Figure 26, a sequence is shown where the second and fourth pulses are inverted while the first and third pulses remain in the default polarity (noninverted). This configuration is achieved by setting the REVERSE\_INTEG\_x bit field = 0xA to reverse the integration sequence for the second and fourth pulses. To complete the operation, the math must be adjusted by setting the SUBTRACT\_x bit field = 0xA. An even number of pulses must be used with integrator chop mode.

When using integrator chop mode, the ADC offset bit fields, CH1\_ADC\_ADJUST\_x and CH2\_ADC\_ADJUST\_x, must be set to 0 because, when the math is adjusted to subtract the inverted integration sequences while the default integration sequences are added, any digital offsets at the output of the ADC are automatically eliminated. Integrator chop mode also eliminates the need to manually null the ADC offsets at startup in a typical application. Note that the elimination of the offset using chop mode can clip at least half of the noise signal when no input signal is present, which makes it difficult to measure the noise floor during characterization of the system. Three options for performing noise floor characterization of the system include the following:

- ▶ Chop mode disabled.
- Chop mode enabled but with a minimal signal present at the input, which increases the noise floor enough such that it is no longer clipped.
- Setting the ZERO\_ADJUST\_x bit = 1, which adds 2048 codes to the end result.



Figure 26. Diagram of Integrator Chopping Sequence

#### Table 17. Register Settings for Integrator Chop Mode

| Group                | Time Slot A Register Address <sup>1</sup> | Bit Field Name  | Description                                                                                                                                                                                                   |
|----------------------|-------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Integrator Chop Mode | 0x010D, Bits[7:4]                         | SUBTRACT_x      | Four-pulse subtract pattern. Set to 1 to<br>negate the math operation in the matching<br>position in a group of four pulses. The LSE<br>maps to the first pulse.                                              |
|                      | 0x010D, Bits[3:0]                         | REVERSE_INTEG_x | Four-pulse integration reverse pattern. Set<br>to 1 to reverse the integrator positive<br>and negative pulse order in the matching<br>position in a group of four pulses. The LSB<br>maps to the first pulse. |

<sup>1</sup> This is the Time Slot A register address. Add 0x020 for the identical register address for each subsequent time slot. For example, Register 0x010D is the location for SUBTRACT\_A. For Time Slot B, this register is at Address 0x012D. For Time Slot C, this register is at Address 0x014D. For Time Slot D, this register is at Address 0x016D, and so on.

#### **Connection Modulation**

The ADPD4200 uses three different types of modulation connections to a sensor, controlled by the MOD\_TYPE\_x bits. Table 18 shows the different functions controlled by this register. The default mode of operation is MOD\_TYPE\_x = 0, which is the mode where there is no modulation of the input connection, and is the mode used as described in the Using LED as Stimulus section.

#### Table 18. Modulation Connections Based on MOD\_TYPE\_x

| MOD_TYPE_x | Connect Function                                                                                                                                     |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0          | TIA is continuously connected to INx after the precondition period. There is no modulation of the input connection.                                  |
| 1          | Float mode operation. The TIA is connected to INx only during the modulation pulse and disconnected (floated) between pulses.                        |
| 2          | Nonfloat mode connection modulation. The TIA is connected to INx during the modulation pulse and connected to the precondition value between pulses. |

#### **Float Mode Operation**

The ADPD4200 has a unique operating mode, float mode, that allows high SNR at low power in low light situations. In float mode, the photodiode is first preconditioned to a known state. Then, the photodiode anode is disconnected from the receive path of the device for a preset amount of float time. During the float time, light falls on the photodiode, either from ambient light, pulsed LED light, or a combination of the two depending on the operating mode. Charge from the sensor is stored directly on the capacitance of the sensor, C<sub>PD</sub>. At the end of the float time, the photodiode is switched into the receive path of the ADPD4200 and an inrush of the accumulated charge occurs, which is then integrated, allowing the maximum amount of charge to be processed per pulse with the minimum amount of noise added by the signal path. The charge is integrated externally on the capacitance of the photodiode for as long as it takes to acquire maximum charge, independent of the amplifiers of the signal path, effectively integrating noise free charge. Float mode allows the user the flexibility to increase the amount of charge per measurement by either increasing the LED drive current or by increasing the float time.

In float mode, the signal path bypasses the BPF and uses only the TIA and integrator. The BPF is bypassed because the shape of the signal produced when transferring the charge from the photodiode by modulating the connection to the TIA can differ across devices and conditions. A filtered signal from the BPF is not able to be reliably aligned with the integration sequence. Therefore, the BPF cannot be used. In float mode, the entire charge transfer is integrated in the negative cycle of the integrator, and the positive cycle cancels any offsets.

#### Float LED Mode for Synchronous LED Measurements

Float LED mode is desirable in low signal conditions where the CTR is below 5 nA/mA. In addition, float mode is an ideal option when limiting the LED drive current of the green LEDs in a heart rate measurement to keep the forward voltage drop of the green LED to a level that allows the elimination of a boost converter for the LED supply. For example, the LED current can be limited to 10 mA to ensure that the LED voltage drop is ~3 V so that it can operate directly from the battery without the need of a boost converter. Float mode accumulates the received charge during longer LED pulses without adding noise from the signal path, effectively yielding the highest SNR per photon attainable.

In float LED mode, multiple pulses are used to cancel electrical offsets, drifts, and ambient light. To achieve this ambient light rejection, an even number of equal length pulses is used. For every pair of pulses, the LED flashes in one of the pulses and does not flash in the other. The return from the combination of the LED, ambient light, and offset is present in one of the pulses. In the other, only the ambient light and offset are present. A subtraction of the two pulses is made that eliminates ambient light as well as any offset and drift. It is recommended to use groups of four pulses for measurement where the LED is flashed on Pulse 2 and Pulse 3. The accumulator adds Pulse 2 and Pulse 3 and then subtracts Pulse 1 and Pulse 4. To gain additional SNR, use multiple groups of four pulses.

For each group of four pulses, the settings of LED\_DISABLE\_x determine if the LED flashes in a specific pulse position. Which pulse positions are added or subtracted is configured in the SUB-TRACT\_x bits. These sequences are repeated in groups of four pulses. The value written to the FIFO or data registers is dependent on the total number of pulses per sample period. With NUM\_INT\_x set to 1, NUM\_REPEAT\_x determines the total number of pulses. For example, if the device is set up for 32 pulses, the four pulse sequence, as defined in LED\_DISABLE\_x and SUBTRACT\_x, repeats eight times and a single register or FIFO write of the final value based on 32 pulses executes.

In float mode, the MIN\_PERIOD\_x bits must be set to control the pulse period. The automatic period calculation is not designed to work with float mode. Set the MIN\_PERIOD\_x bits, in 1  $\mu$ s increments, to accommodate the amount of float time and connect time required.

Placement of the integration sequence is such that the negative phase of the integration is centered on the charge transfer phase. The TIA is an inverting stage. Therefore, placing the negative phase of the integration during the transferring of the charge from the photodiode causes the integrator to increase with the negative going output signal from the TIA.

In the example shown in Figure 27, the LED flashes in the second and third pulses of the four pulse sequence. SUBTRACT\_x is set up to add the second and third pulses while subtracting the first and

fourth pulses, effectively cancelling out the ambient light, electrical offsets, and drift.

Additionally, set the INPUT\_R\_SELECT\_x bit field equal to 1 to place a 6.5 k $\Omega$  resistor in series between the photodiode and the

TIA input to slow the inrush of current from the photodiode when the input switch is closed.

Table 19 details the relevant registers for float LED mode.



Figure 27. Four Pulse Float Mode Operation

#### Table 19. Float LED Mode Settings

| Group                    | Time Slot A Register Address <sup>1</sup>  | Bit Field Name    | Description                                                                                                                              |
|--------------------------|--------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Path Setup        | 0x0100, Bits[13:12]                        | SAMPLE_TYPE_x     | Leave at the default setting (0) for default sampling mode.                                                                              |
|                          | 0x0100, Bits[11:10]                        | INPUT_R_SELECT_x  | Set to 0x1 for 6.25 k $\Omega$ series input resistor.                                                                                    |
|                          | 0x0101, Bits[8:0]                          | AFE_PATH_CFG_x    | Set to 0x0E6 for TIA, integrator, and ADC. Bypass BPF.                                                                                   |
|                          | 0x0102, Bits[15:12], 0x0102,<br>Bits[3:0]  | INPxx_x           | Enable desired inputs.                                                                                                                   |
|                          | 0x0103, Bits[14:12]                        | PRECON_X          | Set to 0x4 to precondition anode of photodiode to the input of the TIA.                                                                  |
|                          | 0x0103, Bits[7:6], 0x0103,<br>Bits[1:0]    | VCx_SEL_x         | Set to 0x2 to set ~250 mV reverse bias across photodiode.                                                                                |
|                          | 0x0104, Bits[5:0]                          | TIA_GAIN_CHx_x    | Select TIA gain (100 k $\Omega$ or 200 k $\Omega$ for float mode).                                                                       |
|                          | 0x0104, Bits[9:8]                          | AFE_TRIM_VREF_x   | Set to 0x2 to set TIA_VREF = 0.9 V.                                                                                                      |
| Float Mode Configuration | 0x0107, Bits[15:8]                         | NUM_INT_x         | Set to 1 for a single integration per group of ADC conversions.                                                                          |
|                          | 0x0107, Bits[7:0]                          | NUM_REPEAT_x      | Number of sequence repeats. Must be set to a multiple of 2 for float mode.                                                               |
|                          | 0x0108, Bits[13:12]                        | MOD_TYPE_x        | Set to 0x1 for float mode operation.                                                                                                     |
|                          | 0x0108, Bits[9:0]                          | MIN_PERIOD_x      | Set the period to accommodate float time plus connect time, in 1 $\mu s$ increments.                                                     |
|                          | 0x010A, Bits[4:0]                          | INTEG_WIDTH_X     | Integration time in µs. Set to MOD_WIDTH_x + 1.                                                                                          |
|                          | 0x010A, Bits[10:8], 0x010A,<br>Bits[14:12] | CHx_AMP_DISABLE_x | Set 0x010A, Bit 9 to 1 to power down the BPF for Channel 1, and Bit 13 to 1 to power down the BPF for Channel 2 if Channel 2 is enabled. |
|                          | 0x010B, Bits[12:0]                         | INTEG_OFFSET_X    | Integration sequence start time. Set to (MOD_OFFSET_x - INTEG_WIDTH_x - 250 ns).                                                         |
|                          | 0x010C, Bits[15:8]                         | MOD_WIDTH_x       | Sets width of connect pulse in 1 $\mu$ s increments. Typical values of 2 $\mu$ s or 3 $\mu$ s.                                           |
|                          | 0x010C, Bits[7:0]                          | MOD_OFFSET_x      | Sets start time of first connect pulse in 1 µs increments.                                                                               |

#### Table 19. Float LED Mode Settings

| Group        | Time Slot A Register Address <sup>1</sup>                                          | Bit Field Name   | Description                                                                                                                                                                                                                                                                                                                              |
|--------------|------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | 0x010D, Bits[7:4]                                                                  | SUBTRACT_X       | In any given sequence of four pulses, negate the math operation in the selected position. Selections are active high (that is, subtract if 1) and the LSB of this register maps to the first pulse. For a float mode sequence, add pulses when the LED flashes and subtract pulses when the LED is disabled, according to LED_DISABLE_x. |
| LED Settings | 0x0105, Bit 15 and 0x0105, Bit 7,<br>0x0106, Bit 15 and 0x0106, Bit 7              | LED_DRIVESIDEx_x | Select LED for time slot used.                                                                                                                                                                                                                                                                                                           |
|              | 0x0105, Bits[14:8], 0x0105,<br>Bits[6:0], 0x0106, Bits[14:8],<br>0x0106, Bits[6:0] | LED_CURRENTx_x   | Set LED current for selected LED.                                                                                                                                                                                                                                                                                                        |
|              | 0x0109, Bits[7:0]                                                                  | LED_OFFSET_x     | Sets start time of first LED pulse in 1 µs increments.                                                                                                                                                                                                                                                                                   |
|              | 0x0109, Bits[15:8]                                                                 | LED_WIDTH_X      | Sets width of LED pulse in 1 µs increments.                                                                                                                                                                                                                                                                                              |
|              | 0x010D, Bits[15:12]                                                                | LED_DISABLE_x    | In any given sequence of four pulses, disable the LED pulse in the selected position. Selections are active high (that is, disable LED if 1) and the LSB of this register maps to the first pulse. For a sequence of four pulses, it is recommended to turn on the LED in the second and third pulses by writing 0x9 to this register.   |

<sup>1</sup> This is the Time Slot A register address. Add 0x020 for the identical register address for each subsequent time slot. For example, Register 0x0100 is the location for SAMPLE\_TYPE\_A. For Time Slot B, this register is at Address 0x0120. For Time Slot C, this register is at Address 0x0140. For Time Slot D, this register is at Address 0x0160, and so on.

#### **Float Mode Limitations**

When using float mode, the limitations of the mode must be well understood. For example, a finite amount of charge can accumulate on the capacitance of the photodiode, and there is a maximum amount of charge that can be integrated by the integrator. Based on an initial reverse bias of 250 mV on the photodiode and assuming that the photodiode begins to become nonlinear at ~200 mV of forward bias, there is ~450 mV of headroom for the anode voltage to increase from its starting point at the beginning of the float time before the charge ceases to accumulate in a linear fashion. It is desirable to operate only in the linear region of the photodiode (see Figure 28). To verify that float mode is operating in the linear region of the diode, the user can perform a simple check. Record data at a desired float time and then record data at half the float time. The recommended ratio of the two received signals is 2:1. If this ratio does not hold true, the diode is likely beginning to forward bias at the longer float time and becomes nonlinear.





The maximum amount of charge that can be stored on the photodiode capacitance and remain in the linear operating region of the sensor is estimated by

$$Q = C_{PD} V$$

where:

Q is the integrated charge.

 $C_{PD}$  is the capacitance of the photodiode.

V is the amount of voltage change across the photodiode before the photodiode becomes nonlinear.

For a typical discrete optical design using a 7 mm<sup>2</sup> photodiode with 70 pF capacitance and 450 mV of headroom, the maximum amount

of charge that can be stored on the photodiode capacitance is 31.5 pC.

In addition, consider the maximum amount of charge the integrator of the ADPD4200 can integrate. The integrator can integrate up to 7.6 pC. When this charge is referred back to the input, consider the TIA gain. When the TIA gain is at 200 k $\Omega$ , the input referred charge is at a 1:1 ratio to the integrated charge on the integrator. For 100 k $\Omega$  gain, it is 2:1. For 50 k $\Omega$  gain, it is 4:1. For 25 k $\Omega$  gain, it is 8:1.

For the previous example using a photodiode with 70 pF capacitance, use a 50 k $\Omega$  TIA gain and set the float timing such that, for a single pulse, the output of the ADC is at 70% of full scale, which is a typical operating condition. Under these operating conditions, 5.3 pC integrates per pulse by the integrator for 21.2 pC of charge accumulated on the photodiode capacitance. The amount of time to accumulate charge on C<sub>PD</sub> is inversely proportional to CTR. TIA gain settings of 100 k $\Omega$  or 200 k $\Omega$  may be required based on the CTR of the measurement and how much charge can be accumulated in a given amount of time. Ultimately, the type of measurement being made (ambient or pulsed LED), the photodiode capacitance, and the CTR of the system determine the float times.

#### **Pulse Connect Modulation**

Pulse connect modulation is useful for ambient light measurements or any other sensor measurements that do not require a synchronous stimulus. This mode works by preconditioning the sensor to some level selected by the PRECON\_x bits and then only connecting the sensor to the input of the TIA during the modulation pulse. When not connected to the TIA, the sensor is connected to a low input impedance node at the TIA\_VREF voltage. Any sensor current during this time is directed into the AFE. Therefore, no charge accumulates on the sensor. This lack of charge accumulation is in contrast to float mode, which fully disconnects the sensor between modulation pulses. The MOD\_TYPE\_x bits must be set to 0x2 for pulse connect mode. The advantage of using this mode for nonsynchronous sensor measurements is that it allows the user to take advantage of the noise performance benefits of the full signal path using the BPF and integrator. Figure 30 shows a timing diagram for pulse connect modulation type measurements.

#### **Modulation of Stimulus Source**

The ADPD4200 has operating modes that modulate the VC1 and VC2 signals. These modes are useful for providing a pulsed stimulus to the sensor being measured. For example, a bioimpedance measurement can be made where one electrode to the human is being pulsed by the VC1 or VC2 output and the response is measured on a second electrode connected to the TIA input. This mode is also useful for a capacitance measurement, as shown in Figure 29, where one of the VCx pins is connected to the TIA input.



Figure 29. Modulate Stimulus for Capacitance Measurement

The BPF is bypassed for this measurement. When a stimulus pulse is provided on the VCx pin, the capacitor response is a positive spike on the rising edge that then settles back toward TIA\_VREF, followed by a negative spike on the falling edge of the stimulus pulse. The integration sequence is centered such that the positive and negative integration sequences completely integrate the charge from the positive and negative TIA responses, respectively (see Figure 31).

Pulsing of the VC1 and VC2 pins is controlled by the VCx\_PULSE\_x, VCx\_ALT\_x, and VCx\_SEL\_x bits while timing of the modulation is controlled by the MOD\_OFFSET\_x and MOD\_WIDTH\_x bits. Table 20 shows the relevant registers for modulating the stimulus to the sensor.



Figure 30. Timing Diagram for Pulse Connect Modulation



Figure 31. Timing Diagram for Modulate Stimulus Operation

#### Table 20. Modulate Stimulus Settings

| Group                  | Time Slot A Register Address <sup>1</sup> | Bit Field Name  | Description                                                                                |
|------------------------|-------------------------------------------|-----------------|--------------------------------------------------------------------------------------------|
| Modulate Stimulus Set- | 0x0100, Bits[13:12]                       | SAMPLE_TYPE_x   | Leave at the default setting (0) for default sampling mode.                                |
| up                     | 0x0101, Bits[8:0]                         | AFE_PATH_CFG_x  | Set to 0x0E6 for TIA, integrator, and ADC. Bypass BPF.                                     |
|                        | 0x0102, Bits[15:12], 0x0102,<br>Bits[3:0] | INPxx_x         | Enable desired inputs.                                                                     |
|                        | 0x0103, Bits[14:12]                       | PRECON_x        | Set to 0x5 to precondition sensor to TIA_VREF.                                             |
|                        | 0x0103, Bits[11:10], 0x0103,<br>Bits[5:4] | VCx_PULSE_x     | VCx pulse control. Set to 0x2 to pulse to the alternate voltage during a modulation pulse. |
|                        | 0x0103, Bits[9:8], 0x0103,<br>Bits[3:2]   | VCx_ALT_x       | Select the alternate state for VCx during the modulation pulse.                            |
|                        | 0x0103, Bits[7:6], 0x0103<br>Bits[1:0]    | VCx_SEL_x       | Set to 0x1 to set VCx to TIA_VREF as primary state.                                        |
|                        | 0x0104, Bits[5:0]                         | TIA_GAIN_CHx_x  | Select TIA gain.                                                                           |
|                        | 0x0104, Bits[9:8]                         | AFE_TRIM_VREF_x | Set to 0x2 to set TIA_VREF = 0.9 V.                                                        |
| Modulate Stimulus Tim- | 0x010C, Bits[7:0]                         | MOD_OFFSET_x    | Sets start time of first modulation pulse in 1 µs increments.                              |
| ing                    | 0x010C, Bits[15:8]                        | MOD_WIDTH_x     | Sets width of modulation pulse in 1 µs increments. Typical values of 6 µs to 12 µs.        |

#### Table 20. Modulate Stimulus Settings

| Group | Time Slot A Register Address <sup>1</sup> | Bit Field Name | Description                                                                                                                                     |
|-------|-------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 0x010A, Bits[4:0]                         | INTEG_WIDTH_x  | Integration time in µs. Set to MOD_WIDTH_x + 1.                                                                                                 |
|       | 0x010B, Bits[12:0]                        | INTEG_OFFSET_x | Integration sequence start time. Set to MOD_OFFSET_x – 1 and then sweep IN-TEG_OFFSET_x[4:0] in 31.25 ns steps to find optimal operating point. |
|       | 0x0107, Bits[15:8]                        | NUM_INT_x      | Set to 1 for a single integration per ADC conversion.                                                                                           |
|       | 0x0107, Bits[7:0]                         | NUM_REPEAT_X   | Number of sequence repeats. SNR increases as $\sqrt{n}$ , where n = NUM_REPEAT_x × NUM_INT_x.                                                   |

<sup>1</sup> This is the Time Slot A register address. Add 0x020 for the identical register address for each subsequent time slot. For example, Register 0x0100 is the location for SAMPLE\_TYPE\_A. For Time Slot B, this register is at Address 0x0120. For Time Slot C, this register is at Address 0x0140. For Time Slot D, this register is at Address 0x0160, and so on.

#### **MULTIPLE INTEGRATION MODE**

Multiple integration mode provides multiple analog integrations of incoming charge per ADC conversion. This mode is most useful when there is a small response that uses a small amount of the available dynamic range per stimuli event. Multiple integration mode allows multiple integrations of charge prior to an ADC conversion so that a larger amount of the available dynamic range of the integrator is utilized.

Figure 32 shows multiple integration mode using the LED as the stimulus. The number of LED pulses and subsequent integrations of charge from the photodiode response is determined by the setting of the NUM\_INT\_x bits. Following the final integration, there is a single ADC conversion. This process is repeated NUM\_RE-PEAT\_x times.

Prior to setting the number of integrations using the NUM\_INT\_x bits, determine the optimal TIA gain and LED current setting. When the TIA gain and LED current are set, measure how much of the integrator dynamic range is used to integrate the charge created by a single LED pulse. If the amount of integrator dynamic range, it may be desirable to use multiple integrations prior to an ADC conversion. For example, if the amount of integrator dynamic range used for a single pulse is 1/8 of the available dynamic range, set

NUM\_INT\_x to 0x6 to use six pulses and integrations, using most of the available dynamic range (75%) per ADC conversion while leaving 25% of headroom for margin so that the integrator does not saturate as the input level varies. As each pulse is applied to the LED, the charge from the response is integrated and held. The charge from the response to each subsequent pulse is added to the previous total integrated charge, as shown in Figure 32, until NUM\_INT\_x integrations are reached.

In multiple integration mode, the minimum period is automatically calculated. In the example shown, the minimum period is calculated at 2 × INTEG\_WIDTH\_x so that subsequent pulses occur immediately following the completion of the previous integration. Extra time is automatically added to accommodate the ADC conversions at the end of NUM\_INT\_x integrations.

Use NUM\_REPEAT\_x to increase the iterations to improve the overall SNR. The entire multiple integration per ADC conversion process repeats NUM\_REPEAT\_x number of times. Increasing NUM\_REPEAT\_x serves the same purpose as multiple pulses in continuous connect mode, where n pulses improve the SNR by  $\sqrt{n}$ . In multiple integration mode, the SNR increases by  $\sqrt{n}$ , where n = NUM\_REPEAT\_x. The total number of LED pulses in this mode is equal to NUM\_INT\_x × NUM\_REPEAT\_x.



Figure 32. Multiple Integration Mode with LED as Stimulus

| Group                     | Time Slot A Register Address <sup>1</sup>                                          | Bit Field Name   | Description                                                                                                                                                                                              |
|---------------------------|------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Multiple Integration Mode | 0x0100, Bits[13:12]                                                                | SAMPLE_TYPE_x    | Leave at the default setting (0) for default sampling mode.                                                                                                                                              |
| Using LED as Stimulus     | 0x0101, Bits[8:0]                                                                  | AFE_PATH_CFG_x   | Set to 0x0DA for TIA, BPF, integrator, and ADC.                                                                                                                                                          |
|                           | 0x0102, Bits[15:12], 0x0103,<br>Bits[3:0]                                          | INPxx_x          | Enable desired inputs.                                                                                                                                                                                   |
|                           | 0x0103, Bits[14:12]                                                                | PRECON_x         | Set to 0x5 to precondition anode of the photodiode to TIA_VREF.                                                                                                                                          |
|                           | 0x0103, Bits[7:6], 0x0103, Bits[1:0]                                               | VCx_SEL_x        | Set to 0x2 to set ~250 mV reverse bias across photodiode.                                                                                                                                                |
|                           | 0x0104, Bits[5:0]                                                                  | TIA_GAIN_CHx_x   | Select TIA gain.                                                                                                                                                                                         |
|                           | 0x0104, Bits[9:8]                                                                  | AFE_TRIM_VREF_x  | Set to 0x3 to set TIA_VREF = 1.27 V for maximum dynamic range.                                                                                                                                           |
| Timing                    | 0x0107, Bits[15:8]                                                                 | NUM_INT_x        | Set to a number that utilizes most of the dynamic range of integrator available, leaving some margin for fluctuations in input level.                                                                    |
|                           | 0x0107, Bits[7:0]                                                                  | NUM_REPEAT_x     | Set NUM_REPEAT_x to the number of times to repeat the multiple integration sequence. SNR increases by a factor of $\sqrt{(NUM_REPEAT_x)}$ . Total number of pulses is equal to NUM_REPEAT_x × NUM_INT_x. |
|                           | 0x010A, Bits[4:0]                                                                  | INTEG_WIDTH_X    | Integration time in µs. Set to LED_WIDTH_x + 1.                                                                                                                                                          |
|                           | 0x010B, Bits[12:0]                                                                 | INTEG_OFFSET_x   | Integration sequence start time = INTEG_OFFSET_x. Optimize as described<br>in the Optimizing Position of Integration Sequence section.                                                                   |
| LED Settings              | 0x0105, Bit 15, 0x0105, Bit 7,<br>0x0106, Bit 15, and 0x0106, Bit 7                | LED_DRIVESIDEx_x | Select LED for time slot used.                                                                                                                                                                           |
|                           | 0x0105, Bits[14:8], 0x0105,<br>Bits[6:0], 0x0106, Bits[14:8],<br>0x0106, Bits[6:0] | LED_CURRENTx_x   | Set LED current for selected LED.                                                                                                                                                                        |
|                           | 0x0109, Bits[7:0]                                                                  | LED_OFFSET_x     | Sets start time of first LED pulse in 1 $\mu s$ increments and 0x10 default (16 $\mu s).$                                                                                                                |
|                           | 0x0109, Bits[15:8]                                                                 | LED_WIDTH_x      | Sets width of LED pulse in 1 µs increments, and 2 µs or 3 µs recommended.                                                                                                                                |

Table 21. Relevant Settings for Multiple Integration Mode

<sup>1</sup> This is the Time Slot A register address. Add 0x020 for the identical register address for each subsequent time slot. For example, Register 0x0100 is the location for SAMPLE\_TYPE\_A. For Time Slot B, this register is at Address 0x0120. For Time Slot C, this register is at Address 0x0140. For Time Slot D, this register is at Address 0x0160, and so on.

#### DIGITAL INTEGRATION MODE

The ADPD4200 supports a digital integration mode to accommodate sensors that require longer pulses than can be supported in the typical analog integration modes. Digital integration mode allows the system to use a larger LED duty cycle than the analog integration modes, which may result in the highest achievable levels of SNR.



Figure 33. Signal Path for Digital Integration Mode

In digital integration mode, the BPF is bypassed and the integrator is configured as a buffer, resulting in the signal path shown in Figure 33. Digital integration regions are configured by the user and separated into lit and dark regions. The LED is pulsed in the lit region, and the LED is off in the dark region. ADC samples are taken at 1  $\mu$ s intervals within the lit and dark regions and are then digitally integrated. The integration of the ADC samples from the dark region is subtracted from the integration of the ADC samples from the lit region and the result is written into the relevant signal

output data registers. The sum of the samples from just the dark region is available in the dark output data registers. Both signal and dark values can be written to the FIFO.

The ADPD4200 support one-region and two-region digital integration modes. In one-region digital integration mode, an equal number of dark and lit samples are taken where all of the dark samples are taken in the dark region just prior to the lit region. One-region digital integration mode is illustrated in the timing diagram in Figure 34. In two-region digital integration mode, an equal number of dark and lit samples are taken. However, the dark region is split such that half of the samples are taken in the dark region prior to the lit region, and the other half is taken in the dark region following the lit region. The two-region digital integration mode results in higher ambient light rejection than the one-region digital integration mode in situations with a varying ambient light level. A timing diagram for two-region digital integration mode is shown in Figure 35.

Table 22 shows the relevant register settings for the digital integration modes of operation. Note that only a single channel can be used in digital integration mode. Two channels are not supported for digital integration mode of operation. The MIN\_PERIOD\_x bits must also be manually set with the correct period because the minimum period is not automatically calculated in digital integration mode.



Figure 34. One-Region Digital Integration Mode Timing Diagram



Figure 35. Two-Region Digital Integration Mode Timing Diagram
#### Table 22. Relevant Settings for Digital Integration Modes

| Group             | Time Slot A Register Address <sup>1</sup>                                       | Bit Field Name   | Description                                                                                                                                                                   |
|-------------------|---------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Path Setup | 0x0100, Bits[13:12]                                                             | SAMPLE_TYPE_x    | Set to 0x1 for one-region digital integration mode. Set to 0x2 for two-region digital integration mode.                                                                       |
|                   | 0x0101, Bits[8:0]                                                               | AFE_PATH_CFG_x   | Set to 0x0E6 for TIA, integrator, and ADC. Bypass BPF. Integrator is automatically configured as a buffer when one-region or two-region digital integration mode is selected. |
|                   | 0x0102, Bits[15:12], 0x0102, Bits[3:0]                                          | INPxx_x          | Enable desired inputs.                                                                                                                                                        |
|                   | 0x0103, Bits[14:12]                                                             | PRECON_x         | Set to 0x5 to precondition anode of photodiode to TIA_VREF.                                                                                                                   |
|                   | 0x0103, Bits[7:6], 0x0103, Bits[1:0]                                            | VCx_SEL_x        | Set to 0x2 to set ~250 mV reverse bias across photodiode.                                                                                                                     |
|                   | 0x0104, Bits[5:0]                                                               | TIA_GAIN_CHx_x   | Select TIA gain.                                                                                                                                                              |
|                   | 0x0104, Bits[9:8]                                                               | AFE_TRIM_VREF_x  | Set to 0x3 to set TIA_VREF = 1.265 V.                                                                                                                                         |
| Timing            | 0x0107, Bits[15:8]                                                              | NUM_INT_x        | Set to the number of desired ADC conversions in the dark and lit regions.                                                                                                     |
|                   | 0x0107, Bits[7:0]                                                               | NUM_REPEAT_x     | Number of sequence repeats.                                                                                                                                                   |
|                   | 0x0108, Bits[9:0]                                                               | MIN_PERIOD_x     | Set the period. Automatic period calculation is not supported in digital integration mode.                                                                                    |
|                   | 0x0113, Bits[8:0]                                                               | LIT_OFFSET_x     | Set to the time of the first ADC conversion in the lit region.                                                                                                                |
|                   | 0x0114, Bits[6:0]                                                               | DARK1_OFFSET_x   | Set to the time of the first ADC conversion in the Dark 1 region.                                                                                                             |
|                   | 0x0114, Bits[15:7]                                                              | DARK2_OFFSET_x   | Set to the time of the first ADC conversion in the Dark 2 region. Only used in two-region digital integration mode.                                                           |
| LED Settings      | 0x0105, Bit 15, 0x0105, Bit 7, 0x0106,<br>Bit 15, 0x0106, Bit 7                 | LED_DRIVESIDEx_x | Select LED for time slot used.                                                                                                                                                |
|                   | 0x0105, Bits[14:8], 0x0105, Bits[6:0],<br>0x0106, Bits[14:8], 0x0106, Bits[6:0] | LED_CURRENTx_x   | Set LED current for selected LED.                                                                                                                                             |
|                   | 0x0109, Bits[7:0]                                                               | LED_OFFSET_x     | Sets start time of first LED pulse in 1 µs increments.                                                                                                                        |
|                   | 0x0109, Bits[15:8]                                                              | LED_WIDTH_x      | Sets width of LED pulse in 1 µs increments.                                                                                                                                   |

<sup>1</sup> This is the Time Slot A register address. Add 0x020 for the identical register address for each subsequent time slot. For example, Register 0x0100 is the location for SAMPLE\_TYPE\_A. For Time Slot B, this register is at Address 0x0120. For Time Slot C, this register is at Address 0x0140. For Time Slot D, this register is at Address 0x0160, and so on.

# Timing Recommendations for Digital Integration Modes

When setting the timing for digital integration mode, it is important to place the ADC samples such that the signal being sampled is given time to settle prior to the sample being taken. The settling time of the input signal is affected by the photodiode capacitance and the TIA settling time. Figure 36 shows an example of proper placement of the ADC sampling edges. Calculations for the offset values are as follows:

 $DARK1_OFFSET_x = (LED_OFFSET_x - (NUM_INT_x + 1))$ 

Add 1 to the number of ADC conversions such that there is 1  $\mu$ s of margin added to the placement of the Dark 1 region samples with respect to the beginning of the LED pulse.

 $LIT_OFFSET_x = (LED_OFFSET_x + t_D)$ 

where  $t_D$  is the delay built into the offset setting to allow settling time of the signal. This value must be characterized in the final application.

 $DARK2_OFFSET_x = (LED_OFFSET_x + LED_WIDTH_x + t_D)$ 

This setting only applies to two-region digital integration mode.



Figure 36. Proper Placement of ADC Sampling Edges in Digital Integration Mode

# TIA ADC MODE

Figure 37 shows the TIA ADC mode, which bypasses the BPF and routes the TIA output through a buffer directly into the ADC. TIA ADC mode is useful in applications, such as ambient light sensing, and measuring of other dc signals, such as leakage resistance. In photodiode measurement applications using the BPF, all background light is blocked from the signal chain and, therefore, cannot be measured. TIA ADC mode can measure the amount of background and ambient light. This mode can also measure currents from other dc sources, such as leakage resistance.



Figure 37. TIA ADC Mode Block Diagram

When the devices are in TIA ADC mode, the BPF is bypassed, and the integrator stage is reconfigured as a buffer. If both Channel 1 and Channel 2 are enabled in a single time slot, the ADC samples Channel 1 and then Channel 2 in sequential order in 1  $\mu$ s intervals.

The recommended TIA ADC mode is one in which the BPF is bypassed, and the integrator is configured as an inverting buffer. This mode is enabled by writing 0x0E6 to AFE\_PATH\_CFG\_x (Register 0x0101, Bits[8:0] for Time Slot A) to enable a signal path that includes the TIA, integrator, and ADC. Additionally, to configure the integrator as a buffer, set AFE\_INT\_C\_BUF\_x (Register 0x010A, Bit 11 for Time Slot A). With the ADC offset registers, ADC\_OFF1\_x and ADC\_OFF2\_x, set to 0 and TIA\_VREF set to 1.265 V, the output of the ADC is at ~3000 codes for a single pulse and a zero input current condition. As the input current from the photodiode increases, the ADC output increases toward 16,384 LSBs.

When configuring the integrator as a buffer, there is the option of either using a gain of 1 or a gain of 0.7. Using the gain of 0.7 increases the usable dynamic range at the input to the TIA. However, it is possible to overrange the ADC in this configuration, and care must be taken to not saturate the ADC. To set the buffer gain, use the CHx\_TRIM\_INT\_x bits. Setting CHx\_TRIM\_INT\_x to 00 or 01 sets a gain of 1. Setting CHx\_TRIM\_INT\_x to 10 or 11 configures the buffer with a gain of 0.7.

Calculate the ADC output (ADC<sub>OUT</sub>) as follows:

 $ADC_{OUT} = 8192 - (((2 \times TIA_VREF - 2 \times I_{INPUT_TIA} \times R_F - 1.8 \ V)/146 \ \mu V/LSB)$ (3)  $\times Buffer \ Gain)$ 

where:

*TIA\_VREF* is the internal voltage reference signal for the TIA (the default value is 1.265 V).  $I_{INPUT_TIA}$  is the input current to the TIA.  $R_F$  is the TIA feedback resistor. *Buffer Gain* is either 0.7 or 1 based on the setting of the CHx\_TRIM\_INT\_x bits.

Equation 3 is an approximation and does not account for internal offsets and gain errors. The calculation also assumes that the ADC offset registers are set to 0.

Configuring a one time slot in TIA ADC mode is useful for monitoring ambient and pulsed signals at the same time. The ambient signal is monitored during the time slot configured for TIA ADC mode, while the pulsed signal, with the ambient signal rejected, is monitored in the time slot configured for measuring the desired LED pulsed signal.

# Protecting Against TIA Saturation in Normal Operation

One of the reasons to monitor TIA ADC mode is to protect against environments that can cause saturation. One concern when oper-

ating in high light conditions, especially with larger photodiodes, is that the TIA stage can become saturated while the ADPD4200 continues to communicate data. The resulting saturation is not typical. The TIA, based on its settings, can only handle a certain level of photodiode current. Based on the way the ADPD4200 is configured, if there is a current level from the photodiode that is larger than the TIA can handle, the TIA output during the LED pulse effectively extends the current pulse, making it wider. The AFE timing is then violated because the positive portion of the BPF output extends into the negative section of the integration window. Thus, the photo signal is subtracted from itself, causing the output signal to decrease when the effective light signal increases.

To measure the response from the TIA and verify that this stage is not saturating, place the device in TIA ADC mode and slightly modify the timing. Specifically, sweep INTEG\_OFFSET\_x until a maximum is achieved. This procedure aligns the ADC sampling time with the LED pulse to measure the total amount of light falling on the photodetector (for example, background light and LED pulse).

If this minimum value is below 16,384 LSBs, the TIA is not saturated. However, take care, because even if the result is not 16,384 LSBs, operating the device near saturation can quickly result in saturation if light conditions change. A safe operating region is typically at <sup>3</sup>/<sub>4</sub> full scale and lower. The ADC resolution when operating in TIA ADC mode with a buffer gain = 1 is shown in Table 23. These codes are not the same as in modes with the BPF and integrator enabled because the BPF and integrator are not unity-gain elements.

| Table 25. ADC Resolution III TIA ADC I | noue                    |
|----------------------------------------|-------------------------|
| TIA Gain (kΩ)                          | ADC Resolution (nA/LSB) |
| 12.5                                   | 5.84                    |
| 25                                     | 2.92                    |
| 50                                     | 1.46                    |
| 100                                    | 0.73                    |
| 200                                    | 0.37                    |

able 22 ADC Becalution in TIA ADC Mode

#### ECG MEASUREMENT WITH THE ADPD4200

The ADPD4200 can be used for ECG applications with the simple addition of an external RC network as shown in Figure 38. The electrical equivalent model for a dry electrode is shown along with an RC circuit, external to the ADPD4200, consisting of two 500 k $\Omega$  resistors in series with the inputs and a 470 pF capacitor across the inputs, which serves as the sensing capacitor for the ECG signal.

The 500 k $\Omega$  resistors serve several purposes. For example, these resistors provide short-circuit protection to limit the current that can be injected into the body in the case of shorted input pins, to increase overall input impedance of the ECG measurement, and to improve common-mode rejection when there is an electrode imbalance. The ECG signal is integrated onto the sensing capacitor. The value of this capacitor is chosen such that an acceptable amount of SNR is achieved, and the resultant RC time constant created between the capacitor and the 200 k $\Omega$  resistor is such that at least three time constants per sampling period are realized to fully charge the capacitor.



Figure 38. Circuit for Measuring Single-Lead ECG with the ADPD4200

#### **Sleep Float Mode**

The recommended operating mode for an ECG measurement with the ADPD4200 is sleep float mode. In sleep float mode, a robust ECG measurement can be made regardless of whether low impedance wet electrodes or high impedance dry electrodes are used. Sleep float mode is also suitable for ECG measurements with large half cell potential mismatches.

In sleep float mode, the capacitor floats during other time slots and during sleep, accumulating charge from the ECG signal. The accumulated charge is then transferred into the integrator during a specified time slot. The device must be configured to float the inputs during the preconditioning period and during sleep. The inputs are connected to the external capacitor only during the charge transfer time. At all other times, the inputs are floating, resulting in a float time of  $1/t_P$ , where  $t_P$  is the sampling rate of the ADPD4200. For example, if the ADPD4200 is set up to sample at 300 Hz, the float time in sleep float mode is ~3.3 ms.

An advantage of using sleep float mode is reduced power consumption. While the sampling capacitor is floating, it is disconnected from the amplifier, and there is no need for the amplifier power to be on. Using sleep float mode can reduce power consumption by using the sleep time, when the amplifiers are powered down, to transfer the ECG signal from the body to the sampling capacitor. A timing diagram for sleep float mode is shown in Figure 39.

The relevant register settings for sleep float mode are shown in Table 24.



Figure 39. Sleep Float Mode Timing Diagram

|                   | Time Slot A                                |                   |                                                                                                                                          |
|-------------------|--------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Group             | Register Address <sup>1</sup>              | Bit Field Name    | Description                                                                                                                              |
| Signal Path Setup | 0x0100, Bits[13:12]                        | SAMPLE_TYPE_x     | Leave at the default setting (0) for default sampling mode.                                                                              |
|                   | 0x0100, Bits[11:10]                        | INPUT_R_SELECT_x  | Set to 0x0 for 500 $\Omega$ series input resistor.                                                                                       |
|                   | 0x0101, Bits[8:0]                          | AFE_PATH_CFG_x    | Set to 0x0E6 for TIA, integrator, and ADC. Bypass the BPF.                                                                               |
|                   | 0x0101, Bits[15:12]                        | PRE_WIDTH_x       | Set to 0 to skip preconditioning period.                                                                                                 |
|                   | 0x0102, Bits[15:12],<br>0x0102, Bits[3:0]  | INPxx_x           | Set to 0x7 to enable desired inputs connected to Channel 1 as defined in PAIRxx.                                                         |
|                   | 0x0103, Bits[14:12]                        | PRECON_X          | Set to 0x0 to float the inputs during preconditioning.                                                                                   |
|                   | 0x0020, Bits[15:12],<br>0x0020, Bits[3:0]  | INP_SLEEP_xx      | Set to 0x0 to float inputs during sleep.                                                                                                 |
|                   | 0x0021, Bit 3, 0x0021, Bit<br>0            | PAIRxx            | Set to 1 to configure selected inputs as a differential pair.                                                                            |
|                   | 0x0104, Bits[5:0]                          | TIA_GAIN_CHx_x    | Select TIA gain.                                                                                                                         |
|                   | 0x0104, Bits[9:8]                          | AFE_TRIM_VREF_x   | Set to 0x2 to set TIA_VREF = 0.9 V.                                                                                                      |
| Float Mode        | 0x0107, Bits[15:8]                         | NUM_INT_x         | Set to 1 for a single integration per group of ADC conversions.                                                                          |
| Configuration     | 0x0107, Bits[7:0]                          | NUM_REPEAT_x      | Number of sequence repeats.                                                                                                              |
|                   | 0x0108, Bits[13:12]                        | MOD_TYPE_x        | Set to 0x1 for float type operation.                                                                                                     |
|                   | 0x0108, Bits[9:0]                          | MIN_PERIOD_X      | Set to 0. Minimum period is not applicable to sleep float mode with a single integration.                                                |
|                   | 0x010A, Bits[4:0]                          | INTEG_WIDTH_x     | Integration time in µs. Set to MOD_WIDTH_x + 1.                                                                                          |
|                   | 0x010A, Bits[14:12],<br>0x010A, Bits[10:8] | CHx_AMP_DISABLE_x | Set 0x010A, Bit 9 to 1 to power down the BPF for Channel 1, and Bit 13 to 1 to power down the BPF for Channel 2 if Channel 2 is enabled. |
|                   | 0x010B, Bits[12:0]                         | INTEG_OFFSET_x    | Integration sequence start time. Set to (MOD_OFFSET_x - INTEG_WIDTH_x - 250 ns                                                           |

|       | Time Slot A                   |                |                                                                                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Group | Register Address <sup>1</sup> | Bit Field Name | Description                                                                                                                                                                                                                                                                                                                                         |
|       | 0x010C, Bits[15:8]            | MOD_WIDTH_x    | Sets width of connect pulse in 1 $\mu$ s increments, which is the time required to transfer the charge from the external capacitor. Set to approximately three time constants based on the time constant created between the external capacitor and the series input resistor (500 $\Omega$ or 6500 $\Omega$ based on setting of INPUT_R_SELECT_x). |
|       | 0x010C, Bits[7:0]             | MOD_OFFSET_x   | Sets start time of first connect pulse in 1 µs increments. Set to INTEG_WIDTH_x + 4.                                                                                                                                                                                                                                                                |

Table 24. Relevant Configuration Registers for ECG Measurement Using Sleep Float Mode

<sup>1</sup> This is the Time Slot A register address. Add 0x020 for the identical register address for each subsequent time slot. For example, Register 0x0100 is the location for SAMPLE\_TYPE\_A. For Time Slot B, this register is at Address 0x0120. For Time Slot C, this register is at Address 0x0140. For Time Slot D, this register is at Address 0x0160, and so on.

## Sleep Float Mode with Multiple Charge Transfers

When the electrode half cell potential mismatch becomes very large, on the order of hundreds of millivolts or greater, the half cell dc signal (V<sub>H-C</sub>, see ECG Measurement with the ADPD4200) uses a significant amount of the dynamic range available for the ECG measurement. This half cell potential mismatch is a result of using electrodes of different materials, for example, stainless steel for one of the electrodes and titanium for a second electrode. The maximum amount of charge that the ADPD4200 can accommodate for a single sample is ~7.5 pC when using the 200 k $\Omega$  TIA gain setting. The maximum allowable charge per sample scales inversely with the gain of the TIA. The presence of a large dc signal creates excess charge on the sampling capacitor, which can saturate the input to the ADC. For example, a half cell potential mismatch of 100 mV adds an additional 47 pC of charge to the 470 pF capacitor.

To accommodate the half cell voltage without reducing the size of the sampling capacitor, the recommendation is to reduce the TIA gain to 50 k $\Omega$  or 100 k $\Omega$ , and to transfer the accumulated charge in multiple short transfers. For example, to transfer 47 pC of charge from the external capacitor to the internal integrator, set the TIA gain to 50 k $\Omega$  to accommodate 30 pC of charge per sample, and set the input resistor,  $R_{IN}$ , to 6.25 k $\Omega$ . Setting  $R_{IN}$  = 6.25 k $\Omega$  limits the rate of charge transfer into the TIA with an RC time constant of 2 × 6.25 k $\Omega$  × 470 pF = 5.9  $\mu$ s.

Next, reduce the amount of time allowed to transfer the charge by using modulation pulses, which are some fraction of the time constant such that a smaller percentage of the overall charge is transferred and integrated per pulse to avoid saturating the TIA. Multiple transfer cycles are then used to fully discharge the sampling capacitor. The ADPD4200 automatically sums the results of the transfer cycles and report the total charge.

The timing for this mode is the same as shown in Figure 39 except the device is set up for multiple modulation pulses. All registers are set the same as for sleep float mode except the following:

- MOD\_WIDTH\_x and INTEG\_WIDTH\_x are shorter to accommodate shorter pulses.
- INPUT\_R\_SELECT\_x = 1 to select the 6.25 kΩ input resistor.

▶ NUM\_REPEAT\_x is set to >1.

# Lead Off Detection

To perform a lead off detection measurement, the ADPD4200 measures the impedance of the electrode contacts to determine whether one or more of the electrodes are not making contact with the skin. This measurement requires a separate electrode connected to an unused VCx pin that can provide a stimulus to the body. The RC network of the ECG measurement is also bypassed by wiring the electrodes directly to a separate set of inputs through 50 k $\Omega$  resistors. The response from the stimulus is measured from this separate set of inputs. Figure 40 shows a circuit that can be used for the lead off detection measurement.  $R_{BODY}$  is the resistance of the body.



Figure 40. Circuit Used for Lead Off Detection Measurement

ECG and three-electrode lead off detection are measured as follows:

- 1. ECG is measured in Time Slot A as defined in the ECG Measurement with the ADPD4200 section.
- Lead off detection of the ECG electrodes is taken in Time Slot B by making simultaneous single-ended impedance measurements of ECG Electrode 1 (E1) and Electrode 2 (E2) into Channel 1 and Channel 2, respectively, as shown in Figure 40. Note that the third electrode (E3) is used for biasing the body.

When both ECG electrodes, E1 and E2, are making contact with the skin during the measurement, an ECG signal is visible. The impedance measurements of the E1 and E2 electrodes have some readout indicating that contact is being made with the skin and current is flowing into the ADPD4200 through the body of low impedance when the stimulus is applied. When either ECG electrode stops making contact with the skin or is loose, there is no ECG signal in the acquired trace. When contact between both electrodes and the skin is restored, the ECG signal appears immediately. Because two inputs and two channels are allocated to detect the lead off condition for two electrodes, this measurement method can determine if one electrode loses contact with skin or both electrodes lose contact. This measurement can also detect which one of the electrodes loses contact with the skin if only one electrode loses contact.

Figure 41 shows a data plot of a lead off detection measurement during an ECG measurement using the circuit shown in Figure 40. When the ECG electrodes are making contact with the skin during the measurement, an ECG signal is clearly visible. The impedance measurements of the E1 and E2 electrodes show some value indicating that contact is being made with the skin and current is flowing into the ADPD4200 when the stimulus is applied. When either electrode stops making contact with the skin, 0 is read for that measurement indicating an open circuit, effectively a lead off condition. When contact between both electrodes and the skin is restored, the ECG signal is reacquired in less than 1 sec.



Figure 41. Lead Off Detection Measurement

| Reg    | Name                    | Bits                                                                                                                         | Bit 15                    | Bit 14                                                                                     | Bit 13                    | Bit 12                                                                                       | Bit 11                    | Bit 10                    | Bit 9                     | Bit 8                     | Reset  | R/W    |     |
|--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------|--------|-----|
|        |                         |                                                                                                                              | Bit 7                     | Bit 6                                                                                      | Bit 5                     | Bit 4                                                                                        | Bit 3                     | Bit 2                     | Bit 1                     | Bit 0                     |        |        |     |
| 0x0000 | FIFO_<br>STATUS         | [15:8]                                                                                                                       | CLEAR_<br>FIFO            | INT_FIFO_<br>UFLOW                                                                         | INT_FIFO<br>_OFLOW        | Res                                                                                          | served                    | FIFO_                     | BYTE_COUN                 | IT[10:8]                  | 0x0000 | R/W    |     |
|        |                         | [7:0]                                                                                                                        |                           |                                                                                            | F                         | FIFO_BYTE_C                                                                                  | OUNT[7:0]                 |                           |                           |                           |        |        |     |
| 0x0001 | INT_<br>STATUS_<br>DATA | [15:8]                                                                                                                       | INT_FIFO_<br>TH           |                                                                                            | Reserved                  |                                                                                              | INT_<br>DATA_L            | INT_<br>DATA_K            | INT_<br>DATA_J            | INT_<br>DATA_I            | 0x0000 | R/W    |     |
|        |                         | [7:0]                                                                                                                        | INT_DATA_H                | INT_DATA_G                                                                                 | INT_<br>DATA_F            | INT_<br>DATA_E                                                                               | INT_<br>DATA_D            | INT_<br>DATA_C            | INT_<br>DATA_B            | INT_<br>DATA_A            | _      |        |     |
| 0x0002 | INT_<br>STATUS_<br>LEV0 | [15:8]                                                                                                                       |                           | Reserved     INT_LEV0_     INT_     INT_     INT_       L     LEV0_K     LEV0_J     LEV0_I |                           |                                                                                              |                           |                           | INT_<br>LEV0_I            | 0x0000                    | R/W    |        |     |
|        |                         | [7:0]                                                                                                                        | INT_LEV0_H                | INT_LEV0_G                                                                                 | INT_<br>LEV0_F            | INT_<br>LEV0_E                                                                               | INT_LEV0_<br>D            | INT_<br>LEV0_C            | INT_<br>LEV0_B            | INT_<br>LEV0_A            |        |        |     |
| 0x0003 | INT_<br>STATUS_<br>LEV1 | [15:8]                                                                                                                       |                           | Reser                                                                                      | ved                       |                                                                                              | INT_LEV1_<br>L            | INT_<br>LEV1_K            | INT_<br>LEV1_J            | INT_<br>LEV1_I            | 0x0000 | R/W    |     |
|        |                         | [7:0]                                                                                                                        | INT_LEV1_H                | INT_LEV1_G                                                                                 | INT_<br>LEV1_F            | INT_<br>LEV1_E                                                                               | INT_LEV1_<br>D            | INT_<br>LEV1_C            | INT_<br>LEV1_B            | INT_<br>LEV1_A            | _      |        |     |
| 0x0006 | FIFO_TH                 | [15:8]                                                                                                                       |                           |                                                                                            | Reserv                    | red                                                                                          |                           |                           | FIFO_T                    | H[9:8]                    | 0x0000 | R/W    |     |
|        |                         | [7:0]                                                                                                                        |                           |                                                                                            |                           | FIFO_TH                                                                                      | H[7:0]                    |                           |                           |                           |        |        |     |
| 0x0007 | INT_ACLEAR              | [15:8]                                                                                                                       | INT_<br>ACLEAR_<br>FIFO   |                                                                                            | Reserved                  |                                                                                              | INT_<br>ACLEAR_<br>DATA_L | INT_<br>ACLEAR_<br>DATA_K | INT_<br>ACLEAR_<br>DATA_J | INT_<br>ACLEAR_<br>DATA_I | -      | 0x8FFF | R/W |
|        |                         | [7:0]                                                                                                                        | INT_<br>ACLEAR_<br>DATA_H | INT_<br>ACLEAR_<br>DATA_G                                                                  | INT_<br>ACLEAR_<br>DATA_F | INT_<br>ACLEAR_<br>DATA_E                                                                    | INT_<br>ACLEAR_<br>DATA_D | INT_<br>ACLEAR_<br>DATA_C | INT_<br>ACLEAR_<br>DATA_B | INT_<br>ACLEAR_<br>DATA_A |        |        |     |
| 0x0008 | CHIP_ID                 | [15:8]                                                                                                                       |                           | 1                                                                                          | _                         | Versie                                                                                       | on                        | -                         | -                         | 1                         | 0x00C2 | R      |     |
|        |                         | [7:0]                                                                                                                        |                           |                                                                                            |                           | CHIP                                                                                         | ID                        |                           |                           |                           |        |        |     |
| 0x0009 | OSC32M                  | [15:8]                                                                                                                       |                           |                                                                                            |                           | Reserv                                                                                       | /ed                       |                           |                           |                           | 0x0090 | R/W    |     |
|        |                         | [7:0]                                                                                                                        |                           |                                                                                            | 0                         | SC_32M_FRE                                                                                   | EQ_ADJ[7:0]               |                           |                           |                           |        |        |     |
| 0x000A | OSC32M_<br>CAL          | [15:8]                                                                                                                       | OSC_32M_<br>CAL_START     |                                                                                            |                           | OSC_321                                                                                      | /_CAL_COUN                | T[14:8]                   |                           |                           | 0x0000 | R/W    |     |
|        |                         | [7:0]                                                                                                                        |                           |                                                                                            | 08                        | SC_32M_CAL                                                                                   | _COUNT[7:0]               |                           |                           |                           |        |        |     |
| 0x000B | OSC1M                   | [15:8]                                                                                                                       |                           |                                                                                            | Reserved                  |                                                                                              |                           | CLK_CAL_<br>ENA           |                           | 1_FREQ_<br>J[9:8]         | 0x02B2 | R/W    |     |
|        |                         | [7:0]                                                                                                                        |                           | I                                                                                          | (                         | DSC_1M_FRE                                                                                   |                           |                           |                           |                           |        |        |     |
| 0x000C | OSC32K                  | [15:8]                                                                                                                       | CAPTURE_<br>TIMESTAMP     |                                                                                            | 1                         |                                                                                              | Reserved                  |                           |                           |                           | 0x0012 | R/W    |     |
|        |                         | [7:0]                                                                                                                        | Res                       | erved                                                                                      |                           |                                                                                              | OSC_32K_A                 | DJUST[5:0]                |                           |                           |        |        |     |
| 0x000D | TS_FREQ                 | [15:8]                                                                                                                       |                           |                                                                                            |                           | MESLOT_PEF                                                                                   |                           |                           |                           |                           | 0x2710 | R/W    |     |
|        |                         | [7:0]                                                                                                                        |                           |                                                                                            | Т                         | MESLOT_PE                                                                                    |                           |                           |                           |                           |        |        |     |
| 0x000E | TS_FREQH                | [15:8]                                                                                                                       |                           |                                                                                            |                           | Reserv                                                                                       |                           | 0x0000                    | R/W                       |                           |        |        |     |
| 0.0005 |                         | [7:0]                                                                                                                        | Reserved                  |                                                                                            |                           |                                                                                              | OT_PERIOD_I               | 1[7:0]                    |                           |                           | 0.0000 | DAA    |     |
| 0x000F | SYS_CTL                 | [15:8]<br>[7:0]                                                                                                              | SW_RESET                  | _GPIO[1:0]                                                                                 |                           | Reserved         ALT_CLOCKS[1:0]           Reserved         LFOSC_         OSC_         OSC_ |                           |                           |                           |                           | 0x0000 | R/W    |     |
| 0x0010 | OPMODE                  | Image: Node         Set         1M_EN         32K_EN           MODE         [15:8]         Reserved         TIMESLOT_EN[3:0] |                           |                                                                                            |                           |                                                                                              | 0x0000                    | R/W                       |                           |                           |        |        |     |
| 0x0010 | UPINIODE                | [15:8]<br>[7:0]                                                                                                              |                           | Keser                                                                                      | VEU                       | Reserved                                                                                     |                           | HIMESLU                   | I_⊏IV[3:0]                | OP_<br>MODE               | 0x0000 | r/W    |     |

| Reg    | Name                   | Bits   | Bit 15                     | Bit 14                     | Bit 13                     | Bit 12             | Bit 11                 | Bit 10             | Bit 9               | Bit 8                  | Reset  | R/W |
|--------|------------------------|--------|----------------------------|----------------------------|----------------------------|--------------------|------------------------|--------------------|---------------------|------------------------|--------|-----|
|        |                        |        | Bit 7                      | Bit 6                      | Bit 5                      | Bit 4              | Bit 3                  | Bit 2              | Bit 1               | Bit 0                  | _      |     |
| 0x0011 | STAMP_L                | [15:8] |                            |                            | TIN                        | MESTAMP_CO         | OUNT_L[15:8]           |                    |                     |                        | 0x0000 | R   |
|        |                        | [7:0]  |                            |                            | TI                         | MESTAMP_C          | OUNT_L[7:0]            |                    |                     |                        |        |     |
| 0x0012 | STAMP_H                | [15:8] |                            |                            | TIN                        | /IESTAMP_CC        | DUNT_H[15:8]           |                    |                     |                        | 0x0000 | R   |
|        |                        | [7:0]  |                            |                            | TI                         | MESTAMP_C          | OUNT_H[7:0]            |                    |                     |                        |        |     |
| 0x0013 | STAMP-<br>DELTA        | [15:8] |                            |                            |                            |                    | )T_DELTA[15:8]         |                    |                     |                        | 0x0000 | R   |
|        |                        | [7:0]  |                            |                            | TIM                        | ESTAMP_SLO         | DT_DELTA[7:0]          |                    |                     |                        |        |     |
| 0x0014 | INT_<br>ENABLE_<br>XD  | [15:8] | INTX_EN_<br>FIFO_TH        | INTX_EN_<br>FIFO_<br>UFLOW | INTX_EN_<br>FIFO_<br>OFLOW | Reserved           | INTX_EN_<br>DATA_L     | INTX_EN_<br>DATA_K | INTX_EN<br>_DATA_J  | INTX_EN<br>_DATA_I     | 0x0000 | R/W |
|        |                        | [7:0]  | INTX_EN_<br>DATA_H         | INTX_EN_<br>DATA_G         | INTX_EN_<br>DATA_F         | INTX_EN_<br>DATA_E | INTX_EN_<br>DATA_D     | INTX_EN_<br>DATA_C | INTX_EN<br>_DATA_B  | INTX_EN<br>_DATA_A     |        |     |
| 0x0015 | INT_<br>ENABLE_<br>YD  | [15:8] | INTY_EN_<br>FIFO_TH        | INTY_EN_<br>FIFO_<br>UFLOW | INTY_EN_<br>FIFO_<br>OFLOW | Reserved           | INTY_EN_<br>DATA_L     | INTY_EN_<br>DATA_K | INTY_EN<br>_ DATA_J | INTY_<br>EN_<br>DATA_I | 0x0000 | R/W |
|        |                        | [7:0]  | INTY_EN_<br>DATA_H         | INTY_EN_<br>DATA_G         | INTY_EN_<br>DATA_F         | INTY_EN_<br>DATA_E | INTY_EN_<br>DATA_D     | INTY_EN_<br>DATA_C | INTY_EN<br>_ DATA_B |                        |        |     |
| 0x0016 | INT_<br>ENABLE_<br>XL0 | [15:8] |                            | Res                        | erved                      |                    | INTX_EN_<br>LEV0_L     | INTX_EN_<br>LEV0_K | INTX_EN<br>_LEV0_J  | INTX_EN<br>_LEV0_I     | 0x0000 | R/W |
|        |                        | [7:0]  | INTX_EN_<br>LEV0_H         | INTX_EN_<br>LEV0_G         | INTX_EN_<br>LEV0_F         | INTX_EN_<br>LEV0_E | INTX_EN_<br>LEV0_D     | INTX_EN_<br>LEV0_C | INTX_EN<br>_LEV0_B  | INTX_EN<br>_LEV0_A     |        |     |
| 0x0017 | INT_<br>ENABLE_<br>XL1 | [15:8] |                            | Res                        | erved                      |                    | INTX_EN_<br>LEV1_L     | INTX_EN_<br>LEV1_K | INTX_EN<br>_ LEV1_J | INTX_EN<br>_ LEV1_I    | 0x0000 | R/W |
|        |                        | [7:0]  | INTX_EN_<br>LEV1 H         | INTX_EN_<br>LEV1 G         | INTX_EN_<br>LEV1_F         | INTX_EN_<br>LEV1 E | INTX_EN_<br>LEV1_D     | INTX_EN_<br>LEV1_C | INTX_EN<br>_LEV1_B  | INTX_EN<br>_LEV1_A     | -      |     |
| 0x001A | INT_<br>ENABLE_<br>YL0 | [15:8] |                            | Res                        | erved                      |                    | INTY_EN_<br>LEV0_L     | INTY_EN_<br>LEV0_K | INTY_EN<br>_LEV0_J  | INTY_EN<br>_LEV0_I     | 0x0000 | R/W |
|        |                        | [7:0]  | INTY_EN_<br>LEV0_H         | INTY_EN_<br>LEV0_G         | INTY_EN_<br>LEV0_F         | INTY_EN_<br>LEV0_E | INTY_EN_<br>LEV0_D     | INTY_EN_<br>LEV0_C | INTY_EN<br>_LEV0_B  | INTY_EN<br>_LEV0_A     | _      |     |
| 0x001B | INT_<br>ENABLE_<br>YL1 | [15:8] |                            | Res                        | erved                      | 1                  | INTY_EN_<br>LEV1_L     | INTY_EN_<br>LEV1_K | INTY_EN<br>_ LEV1_J | INTY_EN<br>_LEV1_I     | 0x0000 | R/W |
|        |                        | [7:0]  | INTY_EN_<br>LEV1_H         | INTY_EN_<br>LEV1_G         | INTY_EN_<br>LEV1_F         | INTY_EN_<br>LEV1_E | INTY_EN_<br>LEV1_D     | INTY_EN_<br>LEV1_C | INTY_EN<br>_LEV1_B  | INTY_EN<br>_LEV1_A     |        |     |
| 0x001E | FIFO_                  | [15:8] |                            | 1                          |                            | Reser              | ved                    |                    |                     |                        | 0x0000 | R/W |
|        | STATUS_<br>BYTES       | [7:0]  | Re                         | eserved                    | ENA_<br>STAT_LX            | ENA_<br>STAT_L1    | ENA_STAT_<br>L0        | ENA_<br>STAT_D2    | ENA_<br>STAT_D1     | ENA_<br>STAT_<br>SUM   |        |     |
| 0x0020 | INPUT_<br>SLEEP        | [15:8] |                            | INP_SLEEP_78[3:0] Reserved |                            |                    |                        |                    | 0x0000              | R/W                    |        |     |
|        |                        | [7:0]  | Reserved INP_SLEEP_12[3:0] |                            |                            |                    |                        |                    |                     |                        |        |     |
| 0x0021 | INPUT_CFG              | [15:8] |                            |                            |                            | Reser              | ved                    |                    |                     |                        | 0x0000 | R/W |
|        |                        | [7:0]  | VC2_S                      | SLEEP[1:0]                 | VC1_S                      | LEEP[1:0]          | PAIR78 Reserved PAIR12 |                    |                     | PAIR12                 | ]      |     |
| 0x0022 | GPIO_CFG               | [15:8] | GPIO_                      | SLEW[1:0]                  | GPIO                       | DRV[1:0]           |                        | Rese               | rved                |                        | 0x0000 | R/W |
|        |                        | [7:0]  |                            | eserved                    |                            | PIO_PIN_CFG        | G1[2:0]                |                    |                     |                        |        |     |
| 0x0023 | GPIO01                 | [15:8] | Reserved                   |                            |                            |                    | PIOOUT1[6:0]           | 1                  |                     | -                      | 0x0000 | R/W |
|        |                        | [7:0]  | Reserved                   |                            |                            |                    |                        | T0[6:0]            |                     |                        |        |     |

| Reg    | Name               | Bits            | Bit 15            | Bit 14                      | Bit 13          | Bit 12               | Bit 11          | Bit 10          | Bit 9           | Bit 8             | Reset  | R/W |
|--------|--------------------|-----------------|-------------------|-----------------------------|-----------------|----------------------|-----------------|-----------------|-----------------|-------------------|--------|-----|
|        |                    |                 | Bit 7             | Bit 6                       | Bit 5           | Bit 4                | Bit 3           | Bit 2           | Bit 1           | Bit 0             |        |     |
| 0x0025 | GPIO_IN            | [15:8]          |                   |                             |                 | Reserv               | ved             |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   | Reser                       | ved             |                      |                 | GPIO_IN         | PUT[3:0]        |                   |        |     |
| 0x0026 | GPIO_EXT           | [15:8]          |                   |                             |                 | Reserved             |                 |                 |                 | TS_GPIO_<br>SLEEP | 0x0000 | R/W |
|        |                    | [7:0]           | TIMESTAMP<br>_INV | TIMESTAMP<br>_ALWAYS_<br>EN | TIMEST          | MP_GPIO[1:0]         | Reserved        | EXT_<br>SYNC_EN | EXT_SYN         | IC_GPIO[1:0]      |        |     |
| 0x002E | DATA_<br>HOLD_FLAG | [15:8]          |                   | Reser                       | ved             |                      | HOLD_<br>REGS_L | HOLD_<br>REGS_K | HOLD_<br>REGS_J | HOLD_<br>REGS_I   | 0x0000 | R/W |
|        |                    | [7:0]           | HOLD_<br>REGS_H   | HOLD_REGS<br>_G             | HOLD_<br>REGS_F | HOLD_<br>REGS_E      | HOLD_<br>REGS_D | HOLD_<br>REGS_C | HOLD_<br>REGS_B | HOLD_<br>REGS_A   | _      |     |
| 0x002F | FIFO_DATA          | [15:8]          |                   |                             |                 | FIFO_DAT             | A[15:8]         |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | FIFO_DAT             | [A[7:0]         |                 |                 |                   |        |     |
| 0x0030 | SIGNAL1_<br>L_A    | [15:8]          |                   | SIGNAL1_L_A[15:8]           |                 |                      |                 |                 |                 | 0x0000            | R      |     |
|        |                    | [7:0]           |                   |                             |                 | SIGNAL1_L            | _A[7:0]         |                 |                 |                   |        |     |
| 0x0031 | SIGNAL1_<br>H_A    | [15:8]          |                   | SIGNAL1_H_A[15:8]           |                 |                      |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | SIGNAL1_H            | I_A[7:0]        |                 |                 |                   |        |     |
| 0x0032 | SIGNAL2_<br>L_A    | [15:8]          |                   |                             |                 | SIGNAL2_L            | _A[15:8]        |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | SIGNAL2_L            | _A[7:0]         |                 |                 |                   |        |     |
| 0x0033 | SIGNAL2_<br>H_A    | [15:8]          |                   |                             |                 |                      |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | SIGNAL2_H            | I_A[7:0]        |                 |                 |                   |        |     |
| 0x0034 | DARK1_L_A          | [15:8]          |                   |                             |                 | DARK1_L_             |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | DARK1_L              |                 |                 |                 |                   |        |     |
| 0x0035 | DARK1_H_A          | [15:8]          |                   |                             |                 | DARK1_H_             |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | DARK1_H              |                 |                 |                 |                   |        |     |
| 0x0036 | DARK2_L_A          | [15:8]          |                   |                             |                 | DARK2_L_             |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | DARK2_L              |                 |                 |                 |                   |        |     |
| 0x0037 | DARK2_H_A          | [15:8]          |                   |                             |                 | DARK2_H_             |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | DARK2_H              |                 |                 |                 |                   |        |     |
| 0x0038 | SIGNAL1_<br>L_B    | [15:8]          |                   |                             |                 | SIGNAL1_L            |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | SIGNAL1_L            |                 |                 |                 |                   |        |     |
| 0x0039 | SIGNAL1_<br>H_B    | [15:8]          |                   |                             |                 | SIGNAL1_H            |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   |                             |                 | SIGNAL1_H            |                 |                 |                 |                   |        |     |
| 0x003A | SIGNAL2_<br>L_B    | [15:8]          |                   |                             |                 | SIGNAL2_L            |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   | SIGNAL2_L_B[7:0]            |                 |                      |                 |                 |                 |                   |        |     |
| 0x003B | SIGNAL2_<br>H_B    | [15:8]          |                   | SIGNAL2_H_B[15:8]           |                 |                      |                 |                 |                 |                   | 0x0000 | R   |
|        |                    | [7:0]           |                   | SIGNAL2_H_B[7:0]            |                 |                      |                 |                 |                 |                   |        |     |
| 0x003C | DARK1_L_B          | [15:8]<br>[7:0] |                   |                             |                 | DARK1_L_<br>DARK1_L_ |                 |                 |                 |                   | 0x0000 | R   |
| 0x003D | DARK1_H_B          | [15:8]          |                   |                             |                 | DARK1_H              |                 |                 |                 |                   | 0x0000 | R   |

| Reg    | Name            | Bits   | Bit 15 | Bit 14         | Bit 13 | Bit 12  | Bit 11     | Bit 10 | Bit 9 | Bit 8  | Reset  | R/W |
|--------|-----------------|--------|--------|----------------|--------|---------|------------|--------|-------|--------|--------|-----|
|        |                 |        | Bit 7  | Bit 6          | Bit 5  | Bit 4   | Bit 3      | Bit 2  | Bit 1 | Bit 0  |        |     |
|        |                 | [7:0]  |        |                |        | DARK1   | _H_B[7:0]  |        |       |        |        |     |
| 0x003E | DARK2_L_B       | [15:8] |        |                |        |         | _L_B[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | _L_B[7:0]  |        |       |        |        |     |
| 0x003F | DARK2_H_B       | [15:8] |        |                |        |         | H_B[15:8]  |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | _H_B[7:0]  |        |       |        |        |     |
| 0x0040 | SIGNAL1_<br>L_C | [15:8] |        |                |        |         | _L_C[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | 1_L_C[7:0] |        |       |        |        |     |
| 0x0041 | SIGNAL1_<br>H_C | [15:8] |        |                |        |         | _H_C[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | 1_H_C[7:0] |        |       |        |        |     |
| 0x0042 | SIGNAL2_<br>L_C | [15:8] |        |                |        |         | L_C[15:8]  |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | 2_L_C[7:0] |        |       |        |        |     |
| 0x0043 | SIGNAL2_<br>H_C | [15:8] |        |                |        |         | _H_C[15:8] |        |       | 0x0000 | R      |     |
|        |                 | [7:0]  |        |                |        |         | 2_H_C[7:0] |        |       |        |        |     |
| 0x0044 | DARK1_L_C       | [15:8] |        |                |        |         | L_C[15:8]  |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        | DARK1   | _L_C[7:0]  |        |       |        |        |     |
| 0x0045 | DARK1_H_C       | [15:8] |        |                |        |         | H_C[15:8]  |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | _H_C[7:0]  |        |       |        |        |     |
| 0x0046 | DARK2_L_C       | [15:8] |        |                |        |         | _L_C[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | _L_C[7:0]  |        |       |        |        |     |
| 0x0047 | DARK2_H_C       | [15:8] |        |                |        |         | H_C[15:8]  |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | _H_C[7:0]  |        |       |        |        |     |
| 0x0048 | SIGNAL1_<br>L_D | [15:8] |        |                |        |         | _L_D[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | 1_L_D[7:0] |        |       |        |        |     |
| 0x0049 | SIGNAL1_<br>H_D | [15:8] |        |                |        |         | _H_D[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | 1_H_D[7:0] |        |       |        |        |     |
| 0x004A | SIGNAL2_<br>L_D | [15:8] |        |                |        | SIGNAL2 | L_D[15:8]  |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | 2_L_D[7:0] |        |       |        |        |     |
| 0x004B | SIGNAL2_<br>H_D | [15:8] |        |                |        | SIGNAL2 | _H_D[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | 2_H_D[7:0] |        |       |        |        |     |
| 0x004C | DARK1_L_D       | [15:8] |        |                |        |         | _L_D[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | _L_D[7:0]  |        |       |        |        |     |
| 0x004D | DARK1_H_D       | [15:8] |        |                |        |         | H_D[15:8]  |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | _H_D[7:0]  |        |       |        |        |     |
| 0x004E | DARK2_L_D       | [15:8] |        |                |        |         | _L_D[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        |         | _L_D[7:0]  |        |       |        |        |     |
| 0x004F | DARK2_H_D       | [15:8] |        |                |        |         | H_D[15:8]  |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        | DARK2_H_D[7:0] |        |         |            |        |       |        |        |     |
| 0x0050 | SIGNAL1_<br>L_E | [15:8] |        |                |        |         | _L_E[15:8] |        |       |        | 0x0000 | R   |
|        |                 | [7:0]  |        |                |        | SIGNAL  | 1_L_E[7:0] |        |       |        |        |     |
|        |                 |        |        |                |        |         |            |        |       |        |        |     |

| Reg    | Name            | Bits   | Bit 15 | Bit 14                | Bit 13 | Bit 12  | Bit 11     | Bit 10 | Bit 9 | Bit 8 | Reset  | R/W |
|--------|-----------------|--------|--------|-----------------------|--------|---------|------------|--------|-------|-------|--------|-----|
|        |                 |        | Bit 7  | Bit 6                 | Bit 5  | Bit 4   | Bit 3      | Bit 2  | Bit 1 | Bit 0 |        |     |
| 0x0051 | SIGNAL1_<br>H_E | [15:8] |        |                       |        | SIGNAL1 | _H_E[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        | SIGNAL  | I_H_E[7:0] |        |       |       |        |     |
| )x0052 | SIGNAL2_<br>L_E | [15:8] |        |                       |        | SIGNAL2 | _L_E[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        | SIGNAL  | 2_L_E[7:0] |        |       |       |        |     |
| Dx0053 | SIGNAL2_<br>H_E | [15:8] |        | SIGNAL2_H_E[15:8]<br> |        |         |            |        |       |       |        | R   |
|        |                 |        |        |                       |        |         |            |        |       |       |        |     |
| )x0054 | DARK1_L_E       | [15:8] |        |                       |        |         | L_E[15:8]  |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | _L_E[7:0]  |        |       |       |        | _   |
| )x0055 | DARK1_H_E       | [15:8] |        |                       |        |         | H_E[15:8]  |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | _H_E[7:0]  |        |       |       |        |     |
| 0x0056 | DARK2_L_E       | [15:8] |        |                       |        |         | L_E[15:8]  |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | _L_E[7:0]  |        |       |       |        |     |
| 0x0057 | DARK2_H_E       | [15:8] |        |                       |        |         | H_E[15:8]  |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | _H_E[7:0]  |        |       |       |        | _   |
| )x0058 | SIGNAL1_<br>L_F | [15:8] |        |                       |        |         | _L_F[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | 1_L_F[7:0] |        |       |       |        |     |
| x0059  | SIGNAL1_<br>H_F | [15:8] |        |                       |        | SIGNAL1 | _H_F[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | 1_H_F[7:0] |        |       |       |        |     |
| )x005A | SIGNAL2_<br>L_F | [15:8] |        |                       |        |         | _L_F[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | 2_L_F[7:0] |        |       |       |        |     |
| x005B  | SIGNAL2_<br>H_F | [15:8] |        |                       |        |         | _H_F[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | 2_H_F[7:0] |        |       |       |        |     |
| )x005C | DARK1_L_F       | [15:8] |        |                       |        |         | _L_F[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | _L_F[7:0]  |        |       |       |        |     |
| x005D  | DARK1_H_F       | [15:8] |        |                       |        |         | H_F[15:8]  |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | _H_F[7:0]  |        |       |       |        |     |
| )x005E | DARK2_L_F       | [15:8] |        |                       |        |         | L_F[15:8]  |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | _L_F[7:0]  |        |       |       |        |     |
| )x005F | DARK2_H_F       | [15:8] |        |                       |        |         | H_F[15:8]  |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | _H_F[7:0]  |        |       |       |        |     |
| x0060  | SIGNAL1_<br>L_G | [15:8] |        |                       |        |         | _L_G[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        |         | 1_L_G[7:0] |        |       |       |        |     |
| 0x0061 | SIGNAL1_<br>H_G | [15:8] |        |                       |        |         | _H_G[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        | SIGNAL  | _H_G[7:0]  |        |       |       |        |     |
| )x0062 | SIGNAL2_<br>L_G | [15:8] |        |                       |        | SIGNAL2 | _L_G[15:8] |        |       |       | 0x0000 | R   |
|        |                 | [7:0]  |        |                       |        | SIGNAL  | 2_L_G[7:0] |        |       |       |        |     |
| 0x0063 | SIGNAL2_<br>H_G | [15:8] |        |                       |        | SIGNAL2 | _H_G[15:8] |        |       |       | 0x0000 | R   |

| Reg    | Name            | Bits   | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11      | Bit 10 | Bit 9 | Bit 8 | Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R/W |
|--------|-----------------|--------|--------|--------|--------|---------|-------------|--------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|        |                 |        | Bit 7  | Bit 6  | Bit 5  | Bit 4   | Bit 3       | Bit 2  | Bit 1 | Bit 0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
|        |                 | [7:0]  |        |        |        | SIGNAL  | 2_H_G[7:0]  |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0064 | DARK1_L_G       | [15:8] |        |        |        | DARK1   | L_G[15:8]   |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | DARK1   | _L_G[7:0]   |        |       |       | 0x0000         0x0000 |     |
| 0x0065 | DARK1_H_G       | [15:8] |        |        |        | DARK1_  | H_G[15:8]   |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | DARK1   | _H_G[7:0]   |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0066 | DARK2_L_G       | [15:8] |        |        |        | DARK2   | L_G[15:8]   |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | DARK2   | _L_G[7:0]   |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0067 | DARK2_H_G       | [15:8] |        |        |        |         | H_G[15:8]   |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        |         | _H_G[7:0]   |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0068 | SIGNAL1_<br>L_H | [15:8] |        |        |        | SIGNAL1 | _L_H[15:8]  |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | SIGNAL  | 1_L_H[7:0]  |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0069 | SIGNAL1_<br>H_H | [15:8] |        |        |        | SIGNAL1 | _H_H[15:8]  |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | SIGNAL  | 1_H_H[7:0]  |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x006A | SIGNAL2_<br>L_H | [15:8] |        |        |        | SIGNAL2 | 2_L_H[15:8] |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | SIGNAL  | 2_L_H[7:0]  |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x006B | SIGNAL2_<br>H_H | [15:8] |        |        |        | SIGNAL2 | _H_H[15:8]  |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | SIGNAL  | 2_H_H[7:0]  |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x006C | DARK1_L_H       | [15:8] |        |        |        | DARK1   | L_H[15:8]   |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | DARK1   | _L_H[7:0]   |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x006D | DARK1_H_H       | [15:8] |        |        |        | DARK1   | H_H[15:8]   |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | DARK1   | _H_H[7:0]   |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x006E | DARK2_L_H       | [15:8] |        |        |        | DARK2   | L_H[15:8]   |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | DARK2   | _L_H[7:0]   |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x006F | DARK2_H_H       | [15:8] |        |        |        | DARK2   | H_H[15:8]   |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        |         | _H_H[7:0]   |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0070 | SIGNAL1_<br>L_I | [15:8] |        |        |        | SIGNAL  | 1_L_I[15:8] |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | SIGNAL  | .1_L_I[7:0] |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0071 | SIGNAL1_<br>H_I | [15:8] |        |        |        | SIGNAL  | I_H_I[15:8] |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | SIGNAL  | 1_H_I[7:0]  |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0072 | SIGNAL2_<br>L_I | [15:8] |        |        |        | SIGNAL  | 2_L_I[15:8] |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | SIGNAL  | .2_L_I[7:0] |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0073 | SIGNAL2_<br>H_I | [15:8] |        |        |        | SIGNAL  | 2_H_I[15:8] |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        |         | 2_H_I[7:0]  |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0074 | DARK1_L_I       | [15:8] |        |        |        |         | _L_I[15:8]  |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        |         | _L_I[7:0]   |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0075 | DARK1_H_I       | [15:8] |        |        |        |         | _H_I[15:8]  |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        |         | _H_I[7:0]   |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 0x0076 | DARK2_L_I       | [15:8] |        |        |        | DARK2   | _L_I[15:8]  |        |       |       | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R   |
|        |                 | [7:0]  |        |        |        | DARK    | 2_L_I[7:0]  |        |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |

| Reg    | Name            | Bits                   | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11      | Bit 10 | Bit 9 | Bit 8 | Reset                                                    | R/W |
|--------|-----------------|------------------------|--------|--------|--------|---------|-------------|--------|-------|-------|----------------------------------------------------------|-----|
|        |                 |                        | Bit 7  | Bit 6  | Bit 5  | Bit 4   | Bit 3       | Bit 2  | Bit 1 | Bit 0 |                                                          |     |
| 0x0077 | DARK2_H_I       | [15:8]                 |        |        |        |         | _H_I[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | DARK2   | _H_I[7:0]   |        |       |       |                                                          |     |
| 0x0078 | SIGNAL1_<br>L_J | [15:8]                 |        |        |        | SIGNAL1 | _L_J[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | SIGNAL  | 1_L_J[7:0]  |        |       |       |                                                          |     |
| 0x0079 | SIGNAL1_<br>H_J | [15:8]                 |        |        |        | SIGNAL1 | _H_J[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | SIGNAL  | 1_H_J[7:0]  |        |       |       |                                                          |     |
| 0x007A | SIGNAL2_<br>L_J | [15:8]                 |        |        |        |         | 2_L_J[15:8] |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | SIGNAL  | 2_L_J[7:0]  |        |       |       |                                                          |     |
| 0x007B | SIGNAL2_<br>H_J | [15:8]                 |        |        |        | SIGNAL2 | _H_J[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0] SIGNAL2_H_J[7:0] |        |        |        |         |             |        |       |       |                                                          |     |
| 0x007C | DARK1_L_J       |                        |        |        |        |         |             |        |       |       |                                                          | R   |
|        |                 | [7:0]                  |        |        |        | DARK1   | _L_J[7:0]   |        |       |       | 0x0000                                                   |     |
| 0x007D | DARK1_H_J       | [15:8]                 |        |        |        |         | _H_J[15:8]  |        |       |       | 0x0000<br>0x0000<br>0x0000<br>0x0000<br>0x0000<br>0x0000 | R   |
|        |                 | [7:0]                  |        |        |        | DARK1   | _H_J[7:0]   |        |       |       |                                                          |     |
| 0x007E | DARK2_L_J       | [15:8]                 |        |        |        | DARK2   | _L_J[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | DARK2   | _L_J[7:0]   |        |       |       |                                                          |     |
| 0x007F | DARK2_H_J       | [15:8]                 |        |        |        | DARK2   | _H_J[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | DARK2   | _H_J[7:0]   |        |       |       |                                                          |     |
| 0x0080 | SIGNAL1_<br>L_K | [15:8]                 |        |        |        |         | _L_K[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | SIGNAL  | 1_L_K[7:0]  |        |       |       |                                                          |     |
| 0x0081 | SIGNAL1_<br>H_K | [15:8]                 |        |        |        |         | _H_K[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | SIGNAL  | 1_H_K[7:0]  |        |       |       |                                                          |     |
| 0x0082 | SIGNAL2_<br>L_K | [15:8]                 |        |        |        | SIGNAL2 | L_K[15:8]   |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | SIGNAL  | 2_L_K[7:0]  |        |       |       |                                                          |     |
| 0x0083 | SIGNAL2_<br>H_K | [15:8]                 |        |        |        | SIGNAL2 | _H_K[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        |         | 2_H_K[7:0]  |        |       |       |                                                          |     |
| 0x0084 | DARK1_L_K       | [15:8]                 |        |        |        | DARK1   | L_K[15:8]   |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | DARK1   | _L_K[7:0]   |        |       |       |                                                          |     |
| 0x0085 | DARK1_H_K       | [15:8]                 |        |        |        | DARK1_  | H_K[15:8]   |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | DARK1   | _H_K[7:0]   |        |       |       |                                                          |     |
| 0x0086 | DARK2_L_K       | [15:8]                 |        |        |        | DARK2   | L_K[15:8]   |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        |         | _L_K[7:0]   |        |       |       |                                                          |     |
| 0x0087 | DARK2_H_K       | [15:8]                 |        |        |        |         | H_K[15:8]   |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        |         | _H_K[7:0]   |        |       |       |                                                          |     |
| 0x0088 | SIGNAL1_<br>L_L | [15:8]                 |        |        |        | SIGNAL1 | _L_L[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        |         | 1_L_L[7:0]  |        |       |       |                                                          |     |
| 0x0089 | SIGNAL1_<br>H_L | [15:8]                 |        |        |        | SIGNAL1 | _H_L[15:8]  |        |       |       | 0x0000                                                   | R   |
|        |                 | [7:0]                  |        |        |        | SIGNAL  | 1_H_L[7:0]  |        |       |       |                                                          |     |

| Reg    | Name            | Bits   | Bit 15                                                         | Bit 14                                   | Bit 13     | Bit 12       | Bit 11    | Bit 10           | Bit 9    | Bit 8             | Reset  | R/W |
|--------|-----------------|--------|----------------------------------------------------------------|------------------------------------------|------------|--------------|-----------|------------------|----------|-------------------|--------|-----|
|        |                 |        | Bit 7                                                          | Bit 6                                    | Bit 5      | Bit 4        | Bit 3     | Bit 2            | Bit 1    | Bit 0             |        |     |
| 0x008A | SIGNAL2_<br>L_L | [15:8] |                                                                |                                          |            | SIGNAL2_L_   | _L[15:8]  |                  |          |                   | 0x0000 | R   |
|        |                 | [7:0]  |                                                                |                                          |            | SIGNAL2_L    | _L[7:0]   |                  |          |                   | -      |     |
| 0x008B | SIGNAL2_<br>H_L | [15:8] |                                                                |                                          |            | SIGNAL2_H    | _L[15:8]  |                  |          |                   | 0x0000 | R   |
|        |                 | [7:0]  |                                                                |                                          |            | SIGNAL2_H    | _L[7:0]   |                  |          |                   |        |     |
| 0x008C | DARK1_L_L       | [15:8] |                                                                |                                          |            | DARK1_L_I    | _[15:8]   |                  |          |                   | 0x0000 | R   |
|        |                 | [7:0]  |                                                                |                                          |            | DARK1_L      | L[7:0]    |                  |          |                   |        |     |
| 0x008D | DARK1_H_L       | [15:8] |                                                                |                                          |            | DARK1_H_I    | L[15:8]   |                  |          |                   | 0x0000 | R   |
|        |                 | [7:0]  |                                                                |                                          |            | DARK1_H_     | L[7:0]    |                  |          |                   |        |     |
| 0x008E | DARK2_L_L       | [15:8] |                                                                |                                          |            | DARK2_L_I    | _[15:8]   |                  |          |                   | 0x0000 | R   |
|        |                 | [7:0]  |                                                                | DARK2_L_L[7:0]<br>DARK2_H_L[15:8]        |            |              |           |                  |          |                   |        |     |
| 0x008F | DARK2_H_L       | [15:8] |                                                                |                                          |            | DARK2_H_     | L[15:8]   |                  |          |                   | 0x0000 | R   |
|        |                 | [7:0]  |                                                                | DARK2_H_L[7:0]<br>Reserved (set to 0x00) |            |              |           |                  |          |                   |        |     |
| 0x00B4 | IO_ADJUST       | [15:8] |                                                                |                                          |            |              |           |                  |          |                   |        | R/W |
|        | _               | [7:0]  |                                                                | Reserved (s                              | et to 0x5) |              | SPI S     | LEW[1:0]         | SPI D    | RV[1:0]           |        |     |
| 0x0100 | TS_CTRL_A       | [15:8] | SUB<br>SAMPLE_A                                                |                                          |            |              |           |                  |          | 0x0000            | R/W    |     |
|        |                 | [7:0]  |                                                                |                                          |            |              |           |                  |          | -                 |        |     |
| 0x0101 | TS_PATH_A       | [15:8] | PRE_WIDTH_A[3:0] Reserved TS_GPIO_ AFE_<br>A PATH_<br>CFG_A[8] |                                          |            |              |           | 0x40DA           | R/W      |                   |        |     |
|        |                 | [7:0]  |                                                                |                                          |            | AFE_PATH_CF  |           |                  |          |                   | _      |     |
| 0x0102 | INPUTS A        | [15:8] |                                                                | INP78_/                                  | A[3:0]     |              |           | Rese             | rved     |                   | 0x0000 | R/W |
|        |                 | [7:0]  |                                                                | Reser                                    |            |              |           | INP12            |          |                   | -      |     |
| 0x0103 | CATHODE A       | [15:8] | Reserved                                                       | P                                        | RECON_A[2  | :01          | VC2 PL    |                  |          | LT_A[1:0]         | 0x0000 | R/W |
|        |                 | [7:0]  |                                                                | <br>EL_A[1:0]                            |            | JLSE_A[1:0]  |           | ALT_A[1:0]       |          | EL_A[1:0]         |        |     |
| 0x0104 | AFE_TRIM_A      | [15:8] | Reserved                                                       | CH2_TRIM_I                               |            | CH1_TRIM     |           | VREF_<br>PULSE_A | AFE_TR   | IM_VREF_<br>[1:0] | 0x03C0 | R/W |
|        |                 | [7:0]  | VREF PULS                                                      | E_VAL_A[1:0]                             | TI         | A_GAIN_CH2_/ | A[2:0]    |                  | GAIN CH1 |                   | -      |     |
| 0x0105 | LED_<br>POW12_A | [15:8] | LED_<br>DRIVESIDE2<br>_A                                       |                                          |            |              | URRENT2_/ |                  |          |                   | 0x0000 | R/W |
|        |                 | [7:0]  | LED_<br>DRIVESIDE1<br>_A                                       |                                          |            | LED_C        | URRENT1_/ | 4[6:0]           |          |                   | -      |     |
| 0x0106 | LED_<br>POW34_A | [15:8] | LED_<br>DRIVESIDE4<br>_A                                       |                                          |            | LED_C        | URRENT4_/ | 4[6:0]           |          |                   | 0x0000 | R/W |
|        |                 | [7:0]  | LED_<br>DRIVESIDE3<br>_A                                       | LED_CURRENT3_A[6:0]<br>E3                |            |              |           |                  |          |                   | _      |     |
| 0x0107 | COUNTS_A        | [15:8] |                                                                | 1                                        |            | NUM_INT_     | A[7:0]    |                  |          |                   | 0x0101 | R/W |
|        |                 | [7:0]  |                                                                |                                          |            | NUM_REPEA    | T_A[7:0]  |                  |          |                   | 1      |     |
| 0x0108 | PERIOD_A        | [15:8] |                                                                |                                          |            |              |           |                  |          | 0x0000            | R/W    |     |
|        | _               | [7:0]  |                                                                |                                          |            |              |           |                  |          |                   |        |     |
|        | LED_            | [15:8] |                                                                |                                          |            | LED_WIDTH    |           |                  |          |                   | 0x0210 | R/W |
| 0x0109 | PULSE A         |        |                                                                |                                          |            |              |           |                  |          |                   |        |     |

| Reg    | Name              | Bits   | Bit 15                                                                                     | Bit 14                             | Bit 13       | Bit 12     | Bit 11                | Bit 10       | Bit 9       | Bit 8             | Reset  | R/W |
|--------|-------------------|--------|--------------------------------------------------------------------------------------------|------------------------------------|--------------|------------|-----------------------|--------------|-------------|-------------------|--------|-----|
|        |                   |        | Bit 7                                                                                      | Bit 6                              | Bit 5        | Bit 4      | Bit 3                 | Bit 2        | Bit 1       | Bit 0             |        |     |
| 0x010A | INTEG_<br>SETUP_A | [15:8] | SINGLE_<br>INTEG_A                                                                         | CH2_/                              | AMP_DISABLE  | E_A[2:0]   | AFE_INT_<br>C_BUF_A   | CH1_/        | AMP_DISABL  | E_A[2:0]          | 0x0003 | R/W |
|        |                   | [7:0]  | ADC_CO                                                                                     | UNT_A[1:0]                         | Reserved     |            | INT                   | EG_WIDTH_A   | [4:0]       |                   | _      |     |
| 0x010B | INTEG_OS_<br>A    | [15:8] |                                                                                            | Reserved                           |              |            | INTEG                 | G_OFFSET_A   | A[12:8]     |                   | 0x0214 | R/W |
|        |                   | [7:0]  |                                                                                            |                                    |              | INTEG_OF   | -SET_A[7:0]           |              |             |                   |        |     |
| 0x010C | MOD_<br>PULSE_A   | [15:8] |                                                                                            |                                    |              | _          | DTH_A[7:0]            |              |             |                   | 0x0001 | R/W |
|        |                   | [7:0]  |                                                                                            |                                    |              | MOD_OFF    | SET_A[7:0]            |              |             |                   |        |     |
| 0x010D | PATTERN_A         | [15:8] |                                                                                            |                                    | BLE_A[3:0]   |            |                       |              | ABLE_A[3:0] |                   | 0x0000 | R/W |
|        | 150.055/          | [7:0]  |                                                                                            | SUBTRA                             | CI_A[3:0]    |            |                       |              | NTEG_A[3:0] |                   |        |     |
| 0x010E | ADC_OFF1_<br>A    | [15:8] | Res                                                                                        | served                             |              |            | CH1_ADC_A             | )JUST_A[13:8 | 3]          |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                                            |                                    | (            | CH1_ADC_A  | DJUST_A[7:0]          |              |             |                   |        |     |
| 0x010F | ADC_OFF2_<br>A    | [15:8] | ZERO_<br>ADJUST_A                                                                          | Reserved                           |              |            | CH2_ADC_AI            | DJUST_A[13:8 | 3]          |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                                            |                                    |              |            | DJUST_A[7:0]          |              |             |                   |        |     |
| 0x0110 | DATA_<br>FORMAT_A | [15:8] |                                                                                            | DARK_SHIFT_A[4:0] DARK_SIZE_A[3:0] |              |            |                       |              |             |                   | 0x0003 | R/W |
|        |                   | [7:0]  |                                                                                            |                                    |              |            |                       |              |             |                   |        |     |
| 0x0112 | DECIMATE_<br>A    | [15:8] |                                                                                            | Reserved DECIMATE_FACTOR_A[6:4]    |              |            |                       |              |             |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                                            | DECIMATE_F                         | ACTOR_A[3:0] | -          |                       | DECIMATE     | TYPE_A[3:0] |                   |        | _   |
| 0x0113 | DIGINT_<br>LIT_A  | [15:8] | Reserved LIT_<br>A[8]                                                                      |                                    |              |            |                       |              | 0x0026      | R/W               |        |     |
|        |                   | [7:0]  |                                                                                            |                                    |              | LIT_OFFS   | SET_A[7:0]            |              |             |                   |        |     |
| 0x0114 | DIGINT_<br>DARK_A | [15:8] |                                                                                            |                                    |              | DARK2_OF   | FSET_A[8:1]           |              |             |                   | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>A[0]                                                                  |                                    |              | DAF        | RK1_OFFSET_A          | [6:0]        |             |                   |        |     |
| 0x0115 | THRESH_<br>CFG_A  | [15:8] |                                                                                            |                                    |              | Res        | erved                 |              |             |                   | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_A                                                                         | THRESH1_<br>DIR_A                  | THRESH1      | _TYPE_A[1: | 0] THRESH0_<br>CHAN_A | THRESHO      |             | ESH0_<br>:_A[1:0] |        |     |
| 0x0116 | THRESH0_A         | [15:8] |                                                                                            | Reserved                           |              |            | THRE                  | SH0_SHIFT_   | A[4:0]      |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                                            |                                    |              | THRESH0_\  | /ALUE_A[7:0]          |              |             |                   |        |     |
| 0x0117 | THRESH1_A         | [15:8] |                                                                                            | Reserved                           |              |            | THRE                  | SH1_SHIFT_   | A[4:0]      |                   | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_VALUE_A[7:0]                                                                       |                                    |              |            |                       |              |             |                   |        |     |
| 0x0120 | TS_CTRL_B         | [15:8] | SUB<br>SAMPLE_BCH2_EN_BSAMPLE_TYPE_<br>B[1:0]INPUT_R_SELECT_B[1:TIMESLOT_<br>OFFSET_B[9:8] |                                    |              |            |                       |              | 0x0000      | R/W               |        |     |
|        |                   | [7:0]  |                                                                                            |                                    |              | IMESLOT_C  | FFSET_B[7:0]          |              |             |                   |        |     |
| 0x0121 | TS_PATH_B         | [15:8] | PRE_WIDTH_B[3:0] Reserved TS_GPIO_ AFE_<br>B PATH_<br>CFG_B[8]                             |                                    |              |            |                       |              |             | 0x40DA            | R/W    |     |
|        |                   | [7:0]  |                                                                                            |                                    |              |            |                       |              | -           |                   |        |     |
|        |                   |        |                                                                                            | 11070                              |              |            |                       |              |             |                   |        | DAA |
| 0x0122 | INPUTS_B          | [15:8] |                                                                                            | INP/8                              | _B[3:0]      |            |                       | Res          | erved       |                   | 0x0000 | R/W |

| Reg    | Name              | Bits   | Bit 15                   | Bit 14                             | Bit 13      | Bit 12      | Bit 11              | Bit 10           | Bit 9   | Bit 8                  | Reset  | R/W |
|--------|-------------------|--------|--------------------------|------------------------------------|-------------|-------------|---------------------|------------------|---------|------------------------|--------|-----|
|        |                   |        | Bit 7                    | Bit 6                              | Bit 5       | Bit 4       | Bit 3               | Bit 2            | Bit 1   | Bit 0                  |        |     |
| 0x0123 | CATHODE_B         | [15:8] | Reserved                 |                                    | RECON_B[2:  | 0]          | VC2_PUL             | SE_B[1:0]        | VC2     | 2_ALT_B[1:0]           | 0x0000 | R/W |
|        |                   | [7:0]  | VC2_SI                   | EL_B[1:0]                          |             | LSE_B[1:0]  | VC1_AL              |                  | VC1     | _SEL_B[1:0]            |        |     |
| 0x0124 | AFE_TRIM_B        | [15:8] | Reserved                 | CH2_TRIM_I                         | NT_B[1:0]   | CH2_TRIM    | _INT_B[1:0]         | VREF_<br>PULSE_B |         | FE_TRIM_<br>REF_B[1:0] | 0x03C0 | R/W |
|        |                   | [7:0]  | VREF_PULS                | SE_VAL_B[1:0]                      | TIA         | A_GAIN_CH2_ | B[2:0]              | TIA_             | GAIN_CI | H1_B[2:0]              |        |     |
| 0x0125 | LED_<br>POW12_B   | [15:8] | LED_<br>DRIVESIDE2<br>_B |                                    |             | LED_C       | URRENT2_B[6         | 3:0]             |         |                        | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE1<br>_B |                                    |             | LED_C       | URRENT1_B[6         | 5:0]             |         |                        |        |     |
| 0x0126 | LED_<br>POW34_B   | [15:8] | LED_<br>DRIVESIDE4<br>_B |                                    |             | LED_C       | URRENT4_B[6         | 3:0]             |         |                        | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE3<br>_B |                                    |             | LED_C       | URRENT3_B[6         | 5:0]             |         |                        |        |     |
| 0x0127 | COUNTS_B          | [15:8] |                          |                                    |             | NUM_INT_    | B[7:0]              |                  |         |                        | 0x0101 | R/W |
|        |                   | [7:0]  |                          |                                    |             | NUM_REPEA   | T_B[7:0]            |                  |         |                        |        |     |
| 0x0128 | PERIOD_B          | [15:8] | Res                      | erved                              | MOD_T       | YPE_B[1:0]  | Rese                | rved             | MIN_I   | PERIOD_B[9:8]          | 0x0000 | R/W |
|        |                   | [7:0]  |                          | MIN_PERIOD_B[7:0]                  |             |             |                     |                  |         |                        |        |     |
| 0x0129 | LED_<br>PULSE_B   | [15:8] |                          | LED_WIDTH_B[7:0]                   |             |             |                     |                  |         |                        | 0x0210 | R/W |
|        |                   | [7:0]  |                          | -                                  |             | LED_OFFSE   | T_B[7:0]            | -                |         |                        |        |     |
| 0x012A | INTEG_<br>SETUP_B | [15:8] | SINGLE_<br>INTEG_B       | CH2_AI                             | MP_DISABLE  | E_B[2:0]    | AFE_INT_C<br>_BUF_B | CH1_A            | MP_DIS/ | ABLE_B[2:0]            | 0x0003 | R/W |
|        |                   | [7:0]  | ADC_CO                   | UNT_B[1:0]                         | Reserved    |             |                     | G_WIDTH_B[       | -       |                        |        |     |
| 0x012B | INTEG_OS_<br>B    | [15:8] |                          | Reserved                           |             |             | INTEG_              | _OFFSET_B        | 12:8]   |                        | 0x0214 | R/W |
|        |                   | [7:0]  |                          |                                    |             | INTEG_OFFS  | ET_B[7:0]           |                  |         |                        |        |     |
| 0x012C | MOD_<br>PULSE_B   | [15:8] |                          |                                    |             | MOD_WIDTH   | H_B[7:0]            |                  |         |                        | 0x0001 | R/W |
|        |                   | [7:0]  |                          |                                    |             | MOD_OFFSE   | T_B[7:0]            |                  |         |                        |        |     |
| 0x012D | PATTERN_B         | [15:8] |                          | LED_DISAB                          |             |             |                     | MOD_DISA         |         |                        | 0x0000 | R/W |
|        |                   | [7:0]  |                          | SUBTRAC                            | T_B[3:0]    |             |                     | REVERSE_IN       |         | 3:0]                   |        |     |
| 0x012E | ADC_OFF1_<br>B    | [15:8] | Res                      | erved                              |             | (           | CH1_ADC_ADJ         | UST_B[13:8]      |         |                        | 0x0000 | R/W |
|        |                   | [7:0]  |                          |                                    | C           | H1_ADC_ADJ  | UST_B[7:0]          |                  |         |                        |        |     |
| 0x012F | ADC_OFF2_<br>B    | [15:8] | ZERO_<br>ADJUST_B        | ADJUST_B                           |             |             |                     |                  | 0x0000  | R/W                    |        |     |
|        |                   | [7:0]  |                          |                                    | C           | H2_ADC_ADJ  | UST_B[7:0]          |                  |         |                        |        |     |
| 0x0130 | DATA_<br>FORMAT_B | [15:8] |                          | DARK_SHIFT_B[4:0] DARK_SIZE_B[2:0] |             |             |                     |                  |         | 0x0003                 | R/W    |     |
|        |                   | [7:0]  |                          | SIGN                               | AL_SHIFT_B  | [4:0]       |                     | SIG              | NAL_SIZ | E_B[2:0]               |        |     |
| 0x0132 | DECIMATE_<br>B    | [15:8] |                          |                                    | Reserved    |             |                     | DECIM            | ATE_FAC | CTOR_B[6:4]            | 0x0000 | R/W |
|        |                   | [7:0]  |                          | DECIMATE_FA                        | CTOR_B[3:0] |             |                     | DECIMATE_1       | YPE_B   | 3:0]                   |        |     |

| Reg    | Name              | Bits   | Bit 15                    | Bit 14                                                                                                                                                                                                                               | Bit 13                | Bit 12        | Bit 11             | Bit 10            | Bit 9         | Bit 8                     | Reset  | R/W |
|--------|-------------------|--------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|--------------------|-------------------|---------------|---------------------------|--------|-----|
|        |                   |        | Bit 7                     | Bit 6                                                                                                                                                                                                                                | Bit 5                 | Bit 4         | Bit 3              | Bit 2             | Bit 1         | Bit 0                     |        |     |
| 0x0133 | DIGINT_LIT_<br>B  | [15:8] |                           |                                                                                                                                                                                                                                      |                       | Reserved      |                    |                   |               | LIT_<br>OFFSET_<br>B[8]   | 0x0026 | R/W |
|        |                   | [7:0]  |                           |                                                                                                                                                                                                                                      |                       | LIT_OFFSE     | T_B[7:0]           |                   |               |                           |        |     |
| 0x0134 | DIGINT_<br>DARK_B | [15:8] |                           |                                                                                                                                                                                                                                      |                       | DARK2_OFFS    | SET_B[8:1]         |                   |               |                           | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>B[0] |                                                                                                                                                                                                                                      |                       | DARK          | 1_OFFSET_B[        | 6:0]              |               |                           |        |     |
| 0x0135 | THRESH_<br>CFG_B  | [15:8] |                           |                                                                                                                                                                                                                                      |                       | Reserv        | ved                |                   |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_B        | THRESH1_<br>DIR_B                                                                                                                                                                                                                    | THRESH1               | I_TYPE_B[1:0] | THRESH0_<br>CHAN_B | THRESH0<br>_DIR_B |               | 10_TYPE_<br>[1:0]         |        |     |
| 0x0136 | THRESH0_B         | [15:8] |                           | Reserved                                                                                                                                                                                                                             |                       |               | THRE               | SH0_SHIFT_E       | 3[4:0]        |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                                                                                                                                                                                                      |                       | THRESH0_VA    | LUE_B[7:0]         |                   |               |                           |        |     |
| 0x0137 | THRESH1_B         | [15:8] |                           | Reserved                                                                                                                                                                                                                             |                       |               | THRE               | SH1_SHIFT_E       | 3[4:0]        |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                                                                                                                                                                                                      |                       | THRESH1_VA    | LUE_B[7:0]         |                   |               |                           |        |     |
| 0x0140 | TS_CTRL_C         | [15:8] | SUB<br>SAMPLE_C           | CH2_EN_C         SAMPLE_TYPE_<br>C[1:0]         INPUT_R_SELECT_C[1:         TIMESLOT_OFFSET_<br>C[9:8]           TIMESLOT_OFFSET_C[7:0]         TIMESLOT_OFFSET_C[7:0]         TIMESLOT_OFFSET_C[7:0]         TIMESLOT_OFFSET_C[7:0] |                       |               |                    |                   |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                                                                                                                                                                                                      |                       |               |                    |                   |               |                           |        |     |
| 0x0141 | TS_PATH_C         | [15:8] |                           | PRE_WID1                                                                                                                                                                                                                             | <sup>-</sup> H_C[3:0] |               | Rese               | erved             | TS_GPIO_<br>C | AFE_<br>PATH_<br>CFG_C[8] | 0x40DA | R/W |
|        |                   | [7:0]  |                           |                                                                                                                                                                                                                                      |                       |               |                    |                   |               | -                         |        |     |
| 0x0142 | INPUTS_C          | [15:8] |                           | INP78                                                                                                                                                                                                                                | C[3:0]                |               |                    | Rese              | rved          |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                           | Reser                                                                                                                                                                                                                                | ved                   |               |                    | INP12             | C[3:0]        |                           | -      |     |
| 0x0143 | CATHODE_C         | [15:8] | Reserved                  | P                                                                                                                                                                                                                                    | RECON_C[2             | ::0]          | VC2_PUL            | .SE_C[1:0]        | VC2_AI        | LT_C[1:0]                 | 0x0000 | R/W |
|        |                   | [7:0]  | VC2_S                     | EL_C[1:0]                                                                                                                                                                                                                            | VC1_PL                | JLSE_C[1:0]   | VC1_AL             | T_C[1:0]          | VC1_SE        | EL_C[1:0]                 | -      |     |
| 0x0144 | AFE_TRIM_C        | [15:8] | Reserved                  | CH2_TRIM_I                                                                                                                                                                                                                           | NT_C[1:0]             | CH1_TRIM      | 1_INT_C[1:0]       | VREF_<br>PULSE_C  |               | TRIM_<br>_C[1:0]          | 0x03C0 | R/W |
|        |                   | [7:0]  | VREF_PULS                 | SE_VAL_C[1:0]                                                                                                                                                                                                                        | TI                    | A_GAIN_CH2    | C[2:0]             | TIA               | GAIN_CH1_     | C[2:0]                    |        |     |
| 0x0145 | LED_<br>POW12_C   | [15:8] | LED_<br>DRIVESIDE2<br>_C  |                                                                                                                                                                                                                                      |                       | LED_C         | CURRENT2_C         | [6:0]             |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE1<br>_C  |                                                                                                                                                                                                                                      |                       | LED_(         | CURRENT1_C         | [6:0]             |               |                           | _      |     |
| 0x0146 | LED_<br>POW34_C   | [15:8] | LED_<br>DRIVESIDE4<br>_C  |                                                                                                                                                                                                                                      |                       | LED_(         | CURRENT4_C         | [6:0]             |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE3<br>_C  | LED_CURRENT3_C[6:0]                                                                                                                                                                                                                  |                       |               |                    |                   |               |                           | _      |     |
| 0x0147 | COUNTS_C          | [15:8] |                           | NUM_INT_C[7:0]                                                                                                                                                                                                                       |                       |               |                    |                   |               |                           |        | R/W |
|        |                   | [7:0]  |                           | NUM_REPEAT_C[7:0]                                                                                                                                                                                                                    |                       |               |                    |                   |               |                           | 0x0101 |     |
| 0x0148 | PERIOD_C          | [15:8] | Res                       | Reserved MOD_TYPE_C[1:0] Reserved MIN_PERIOD_C[9:8]                                                                                                                                                                                  |                       |               |                    |                   |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                                                                                                                                                                                                      |                       |               |                    |                   |               |                           |        |     |
| 0x0149 | LED_<br>PULSE C   | [15:8] |                           |                                                                                                                                                                                                                                      |                       | LED_WIDTI     |                    |                   |               |                           | 0x0210 | R/W |

| Reg    | Name              | Bits   | Bit 15                                 | Bit 14                                                         | Bit 13     | Bit 12       | Bit 11                | Bit 10    | Bit 9      | Bit 8                   | Reset  | R/W |
|--------|-------------------|--------|----------------------------------------|----------------------------------------------------------------|------------|--------------|-----------------------|-----------|------------|-------------------------|--------|-----|
|        |                   |        | Bit 7                                  | Bit 6                                                          | Bit 5      | Bit 4        | Bit 3                 | Bit 2     | Bit 1      | Bit 0                   | -      |     |
|        |                   | [7:0]  |                                        |                                                                |            | LED_OFFS     | SET_C[7:0]            |           |            |                         |        |     |
| 0x014A | INTEG_<br>SETUP_C | [15:8] | SINGLE_<br>INTEG_C                     | CH2_/                                                          | AMP_DISABL | .E_C[2:0]    | AFE_INT_C<br>_BUF_C   | CH1_      | _AMP_DISAI | BLE_C[2:0]              | 0x0003 | R/W |
|        |                   | [7:0]  | ADC_CC                                 | OUNT_C[1:0]                                                    | Reserved   |              | INT                   | EG_WIDTH_ | C[4:0]     |                         |        |     |
| 0x014B | INTEG_OS_<br>C    | [15:8] |                                        | Reserved                                                       |            |              | INTE                  | G_OFFSET_ | C[12:8]    |                         | 0x0214 | R/W |
|        |                   | [7:0]  |                                        |                                                                |            | INTEG_OFF    | - · ·                 |           |            |                         |        |     |
| 0x014C | MOD_<br>PULSE_C   | [15:8] |                                        |                                                                |            | MOD_WID      |                       |           |            |                         | 0x0001 | R/W |
|        |                   | [7:0]  |                                        |                                                                |            | MOD_OFFS     | SET_C[7:0]            |           |            |                         |        |     |
| 0x014D | PATTERN_C         | [15:8] |                                        | _                                                              | BLE_C[3:0] |              |                       |           | ABLE_C[3:0 | -                       | 0x0000 | R/W |
|        |                   | [7:0]  |                                        |                                                                | CT_C[3:0]  |              |                       |           | INTEG_C[3  | :0]                     |        |     |
| 0x014E | ADC_OFF1_<br>C    | [15:8] | Re                                     | served                                                         |            |              | CH1_ADC_A             | JUST_C[13 | :8]        |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                                        | 1                                                              |            | CH1_ADC_AD   |                       |           |            |                         |        |     |
| 0x014F | ADC_OFF2_<br>C    | [15:8] | ZERO_<br>ADJUST_C                      | Reserved                                                       |            |              | CH2_ADC_AL            | JUST_C[13 | :8]        |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                                        |                                                                |            | CH2_ADC_AD   | DJUST_C[7:0]          |           |            |                         |        |     |
| 0x0150 | DATA_<br>FORMAT_C | [15:8] | DARK_SHIFT_C[4:0] DARK_SIZE_C[2:0]     |                                                                |            |              |                       |           |            | 0x0003                  | R/W    |     |
|        |                   | [7:0]  | SIGNAL_SHIFT_C[4:0] SIGNAL_SIZE_C[2:0] |                                                                |            |              |                       |           |            |                         |        |     |
| 0x0152 | DECIMATE_<br>C    | [15:8] | Reserved DECIMATE_FACTOR_C[6:4]        |                                                                |            |              |                       |           |            | 0x0000                  | R/W    |     |
|        |                   | [7:0]  |                                        | DECIMATE_F                                                     | ACTOR_C[3: | -            |                       | DECIMATE  | _TYPE_C[3  | :0]                     |        |     |
| 0x0153 | DIGINT_LIT_<br>C  | [15:8] |                                        |                                                                |            | Reserved     |                       |           |            | LIT_<br>OFFSET_<br>C[8] | 0x0026 | R/W |
|        |                   | [7:0]  |                                        |                                                                |            | LIT_OFFS     | ET_C[7:0]             |           |            |                         | 1      |     |
| 0x0154 | DIGINT_<br>DARK_C | [15:8] |                                        |                                                                |            | DARK2_OFF    | SET_C[8:1]            |           |            |                         | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>C[0]              |                                                                |            | DAR          | K1_OFFSET_C           | [6:0]     |            |                         |        |     |
| 0x0155 | THRESH_<br>CFG_C  | [15:8] |                                        |                                                                |            | Rese         | rved                  |           |            |                         | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_C                     | THRESH1_<br>DIR_C                                              | THRESH     | 1_TYPE_C[1:0 | )] THRESH0_<br>CHAN_C | THRESH    |            | SH0_TYPE_<br>C[1:0]     | _      |     |
| 0x0156 | THRESH0_C         | [15:8] |                                        | Reserved                                                       |            |              | THRE                  | SH0_SHIFT | _C[4:0]    |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                                        |                                                                |            | THRESH0_V    | ALUE_C[7:0]           |           |            |                         | 1      |     |
| 0x0157 | THRESH1_C         | [15:8] | Reserved THRESH1_SHIFT_C[4:0]          |                                                                |            |              |                       |           |            | 0x0000                  | R/W    |     |
|        |                   | [7:0]  | THRESH1_VALUE_C[7:0]                   |                                                                |            |              |                       |           |            |                         |        |     |
| 0x0160 | TS_CTRL_D         | [15:8] | SAMPLE_D D[9:8]                        |                                                                |            |              |                       |           | 0x0000     | R/W                     |        |     |
|        |                   | [7:0]  |                                        |                                                                |            | TIMESLOT_O   | FFSET_D[7:0]          |           |            |                         |        |     |
| 0x0161 | TS_PATH_D         | [15:8] |                                        | PRE_WIDTH_D[3:0] Reserved TS_GPIO_ AFE_<br>D PATH_<br>CFG_D[8] |            |              |                       |           |            | 0x40DA                  | R/W    |     |
|        |                   | [7:0]  |                                        |                                                                |            | AFE_PATH_    | CFG DI7:01            |           |            | [v]                     | 1      |     |
|        | INPUTS D          | [15:8] |                                        |                                                                | _D[3:0]    |              |                       |           | served     |                         | 0x0000 | R/W |

| Reg    | Name              | Bits                        | Bit 15                   | Bit 14                             | Bit 13      | Bit 12      | Bit 11              | Bit 10           | Bit 9    | Bit 8                | Reset  | R/W |
|--------|-------------------|-----------------------------|--------------------------|------------------------------------|-------------|-------------|---------------------|------------------|----------|----------------------|--------|-----|
|        |                   |                             | Bit 7                    | Bit 6                              | Bit 5       | Bit 4       | Bit 3               | Bit 2            | Bit 1    | Bit 0                | -      |     |
|        |                   | [7:0]                       |                          | Reser                              | ved         |             |                     | INP12            | D[3:0]   |                      |        |     |
| 0x0163 | CATHODE_D         | [15:8]                      | Reserved                 | P                                  | RECON_D[2:  | 0]          | VC2_PUL             | SE_D[1:0]        | VC2      | _ALT_D[1:0]          | 0x0000 | R/W |
|        |                   | [7:0]                       | VC2_SI                   | EL_D[1:0]                          | VC1_PU      | LSE_D[1:0]  | VC1_AL              | T_D[1:0]         | VC1      | _SEL_D[1:0]          |        |     |
| 0x0164 | AFE_TRIM_D        | [15:8]                      | Reserved                 | CH2_TRIM_I                         | NT_D[1:0]   | CH1_TRIM    | 1_INT_D[1:0]        | VREF_<br>PULSE_D | AFE_     | TRIM_VREF_<br>D[1:0] | 0x03C0 | R/W |
|        |                   | [7:0]                       | VREF_PULS                | E_VAL_D[1:0]                       | TI/         | A_GAIN_CH2_ | D[2:0]              | TIA_             | GAIN_CH  | 1_D[2:0]             |        |     |
| 0x0165 | LED_<br>POW12_D   | [15:8]                      | LED_<br>DRIVESIDE2<br>_D |                                    |             | LED_C       | CURRENT2_D          | 6:0]             |          |                      | 0x0000 | R/W |
|        |                   | [7:0]                       | LED_<br>DRIVESIDE1<br>_D |                                    |             | LED_C       | CURRENT1_D          | 6:0]             |          |                      |        |     |
| 0x0166 | LED_<br>POW34_D   | [15:8]                      | LED_<br>DRIVESIDE4<br>_D |                                    |             | LED_C       | CURRENT4_D          | 6:0]             |          |                      | 0x0000 | R/W |
|        |                   | [7:0]                       | LED_<br>DRIVESIDE3<br>_D |                                    |             | LED_C       | CURRENT3_D[         | 6:0]             |          |                      |        |     |
| 0x0167 | COUNTS_D          | [15:8]                      |                          |                                    |             | NUM_INT     | _D[7:0]             |                  |          |                      | 0x0101 | R/W |
|        |                   | [7:0]                       |                          |                                    |             |             |                     |                  |          |                      |        |     |
| 0x0168 | PERIOD_D          | [15:8]                      | Res                      | erved                              | MOD_T       | YPE_D[1:0]  | Rese                | erved            | MIN_P    | ERIOD_D[9:8]         | 0x0000 | R/W |
|        |                   | [7:0]                       |                          |                                    |             | MIN_PERIO   | D_D[7:0]            |                  |          |                      |        |     |
| 0x0169 | LED_<br>PULSE_D   | [15:8]                      |                          |                                    |             | LED_WIDTH   |                     |                  |          |                      | 0x0210 | R/W |
|        |                   | [7:0]                       |                          |                                    |             | LED_OFFSE   |                     |                  |          |                      |        |     |
| 0x016A | INTEG_<br>SETUP_D | [15:8]                      | SINGLE_<br>INTEG_D       |                                    | MP_DISABLE  | E_D[2:0]    | AFE_INT_C<br>_BUF_D |                  |          | BLE_D[2:0]           | 0x0003 | R/W |
|        |                   | [7:0]                       | ADC_CO                   | JNT_D[1:0]                         | Reserved    |             |                     | G_WIDTH_D[4      | -        |                      |        |     |
| 0x016B | INTEG_OS_<br>D    | [15:8]                      |                          | Reserved                           |             |             | INTEG               | _OFFSET_D[       | 12:8]    |                      | 0x0214 | R/W |
|        |                   | [7:0]                       |                          |                                    |             | INTEG_OFFS  | ET_D[7:0]           |                  |          |                      |        |     |
| 0x016C | MOD_<br>PULSE_D   | [15:8]                      |                          |                                    |             | MOD_WIDT    |                     |                  |          |                      | 0x0001 | R/W |
|        |                   | [7:0]                       |                          |                                    |             | MOD_OFFSE   | ET_D[7:0]           |                  |          |                      |        |     |
| 0x016D | PATTERN_D         | [15:8]                      |                          | LED_DISAB                          |             |             |                     | MOD_DISA         |          | -                    | 0x0000 | R/W |
|        |                   | [7:0]                       |                          | SUBTRAC                            | T_D[3:0]    |             |                     | REVERSE_IN       | ITEG_D[3 | :0]                  |        |     |
| 0x016E | ADC_OFF1_<br>D    | [15:8]                      | Res                      | erved                              |             |             | CH1_ADC_AD          | JUST_D[13:8]     |          |                      | 0x0000 | R/W |
|        |                   | [7:0] CH1_ADC_ADJUST_D[7:0] |                          |                                    |             |             |                     |                  |          |                      |        |     |
| 0x016F | ADC_OFF2_<br>D    | [15:8]                      | ZERO_<br>ADJUST_D        |                                    |             |             |                     |                  |          | 0x0000               | R/W    |     |
|        |                   | [7:0]                       |                          |                                    |             | H2_ADC_ADJ  | IUST_D[7:0]         |                  |          |                      |        |     |
| 0x0170 | DATA_<br>FORMAT_D | [15:8]                      |                          | DARK_SHIFT_D[4:0] DARK_SIZE_D[2:0] |             |             |                     |                  |          | 0x0003               | R/W    |     |
|        |                   | [7:0]                       |                          | SIGN                               | IAL_SHIFT_C | [4:0]       |                     |                  | VAL_SIZE |                      |        |     |
| 0x0172 | DECIMATE_<br>D    | [15:8]                      |                          |                                    | Reserved    |             |                     |                  |          | TOR_D[6:4]           | 0x0000 | R/W |
|        |                   |                             |                          | DECIMATE_FA                        | CTOR_D[3:0] |             |                     | DECIMATE_T       | YPE_D[3  | :0]                  |        |     |

| Reg    | Name              | Bits   | Bit 15                                                                  | Bit 14                                                                                                  | Bit 13      | Bit 12               | Bit 11            | Bit 10              | Bit 9         | Bit 8                     | Reset  | R/W |
|--------|-------------------|--------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------|----------------------|-------------------|---------------------|---------------|---------------------------|--------|-----|
|        |                   |        | Bit 7                                                                   | Bit 6                                                                                                   | Bit 5       | Bit 4                | Bit 3             | Bit 2               | Bit 1         | Bit 0                     |        |     |
| 0x0173 | DIGINT_LIT_<br>D  | [15:8] |                                                                         |                                                                                                         |             | Reserved             |                   |                     |               | LIT_<br>OFFSET_<br>D[8]   | 0x0026 | R/W |
|        |                   | [7:0]  |                                                                         |                                                                                                         |             | LIT_OFFSE            | ET_D[7:0]         |                     |               |                           |        |     |
| 0x0174 | DIGINT_<br>DARK_D | [15:8] |                                                                         |                                                                                                         |             | DARK2_OFF            | SET_D[8:1]        |                     |               |                           | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>D[0]                                               |                                                                                                         |             | DAR                  | (1_OFFSET_[       | D[6:0]              |               |                           |        |     |
| 0x0175 | THRESH_<br>CFG_D  | [15:8] |                                                                         |                                                                                                         |             | Reser                | ved               |                     |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_D                                                      | THRESH1_<br>DIR_D                                                                                       |             | SH1_TYPE_<br>D[1:0]  | THRESH0<br>CHAN_D | _ THRESH0<br>_DIR_D |               | _TYPE_D[1:<br>0]          |        |     |
| 0x0176 | THRESH0_D         | [15:8] |                                                                         | Reserved                                                                                                |             |                      | THRI              | ESH0_SHIFT_C        | D[4:0]        |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                         |                                                                                                         |             | THRESH0_VA           |                   |                     |               |                           |        |     |
| 0x0177 | THRESH1_D         | [15:8] |                                                                         | Reserved                                                                                                |             |                      |                   | SH1_SHIFT_C         | D[4:0]        |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                         |                                                                                                         |             | THRESH1_VA           |                   |                     | 1             |                           |        |     |
| 0x0180 | TS_CTRL_E         | [15:8] | SUB<br>SAMPLE_E                                                         |                                                                                                         |             |                      |                   |                     |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                         |                                                                                                         |             |                      |                   |                     |               |                           |        | -   |
| 0x0181 | TS_PATH_E         | [15:8] |                                                                         | PRE_WID                                                                                                 | IH_E[3:0]   |                      | Re                | served              | IS_GPIO_<br>E | AFE_PAI<br>H_CFG_<br>E[8] | 0x40DA | R/W |
|        |                   | [7:0]  |                                                                         |                                                                                                         |             | AFE<br>PATI<br>CFG_E | -                 |                     |               | 1                         | _      |     |
| 0x0182 | INPUTS_E          | [15:8] |                                                                         | INP78                                                                                                   | _E[3:0]     |                      |                   | Rese                | rved          |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                         | Rese                                                                                                    | erved       |                      |                   | INP12               | E[3:0]        |                           | 1      |     |
| 0x0183 | CATHODE_E         | [15:8] | Reserved                                                                |                                                                                                         | PRECON_E[2  | 2:0]                 | VC2_PL            | ILSE_E[1:0]         | VC2_A         | LT_E[1:0]                 | 0x0000 | R/W |
|        |                   | [7:0]  | VC2_S                                                                   | EL_E[1:0]                                                                                               | VC1_P       | ULSE_E[1:0]          |                   | LT_E[1:0]           | VC1_S         | EL_E[1:0]                 |        |     |
| 0x0184 | AFE_TRIM_E        | [15:8] | Reserved                                                                |                                                                                                         | _INT_E[1:0] | _                    | M_INT_E[1:0]      | VREF_<br>PULSE_E    |               | TRIM_<br>_E[1:0]          | 0x03C0 | R/W |
|        |                   | [7:0]  |                                                                         | SE_VAL_E[1:0]                                                                                           | T           | IA_GAIN_CH2          |                   |                     | GAIN_CH1_     | E[2:0]                    |        |     |
| 0x0185 | LED_<br>POW12_E   | [15:8] | LED_<br>DRIVESIDE2                                                      |                                                                                                         |             | LED_                 | CURRENT2_I        | E[6:0]              |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE1<br>_E                                                |                                                                                                         |             | LED_                 | CURRENT1_I        | [6:0]               |               |                           | _      |     |
| 0x0186 | LED_<br>POW34_E   | [15:8] | LED_<br>DRIVESIDE4<br>_E                                                | LED_CURRENT4_E[6:0]                                                                                     |             |                      |                   |                     |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE3<br>_E                                                | LED_CURRENT3_E[6:0]                                                                                     |             |                      |                   |                     |               |                           | _      |     |
| 0x0187 | COUNTS_E          | [15:8] |                                                                         | NUM_INT_E[7:0]                                                                                          |             |                      |                   |                     |               |                           |        | R/W |
| 5.0107 |                   | [7:0]  |                                                                         | NUM_INT_E[7:0]<br>NUM_REPEAT_E[7:0]                                                                     |             |                      |                   |                     |               |                           | 0x0101 |     |
| 0x0188 | PERIOD_E          | [15:8] | Res                                                                     | NUM_REPEAT_E[1:0]           Reserved         MOD_TYPE_E[1:0]         Reserved         MIN_PERIOD_E[9:8] |             |                      |                   |                     |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  | Reserved MOD_1YPE_E[1:0] Reserved MIN_PERIOD_E[9:8] 0 MIN_PERIOD_E[7:0] |                                                                                                         |             |                      |                   |                     |               |                           | _      |     |

| Reg    | Name              | Bits   | Bit 15                                                                                                                                            | Bit 14                                                   | Bit 13      | Bit 12     | Bit 11              | Bit 10     | Bit 9       | Bit 8                   | Reset  | R/W |
|--------|-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------|------------|---------------------|------------|-------------|-------------------------|--------|-----|
|        |                   |        | Bit 7                                                                                                                                             | Bit 6                                                    | Bit 5       | Bit 4      | Bit 3               | Bit 2      | Bit 1       | Bit 0                   |        |     |
| 0x0189 | LED_PULSE<br>_E   | [15:8] |                                                                                                                                                   |                                                          |             | LED_WIDT   | H_E[7:0]            |            |             |                         | 0x0210 | R/W |
|        |                   | [7:0]  |                                                                                                                                                   |                                                          |             | LED_OFFSE  |                     |            |             |                         |        |     |
| 0x018A | INTEG_<br>SETUP_E | [15:8] | SINGLE_<br>INTEG_E                                                                                                                                |                                                          | MP_DISABLE  | E_E[2:0]   | AFE_INT_<br>C_BUF_E |            | AMP_DISABL  | E_E[2:0]                | 0x0003 | R/W |
|        |                   | [7:0]  | ADC_COUNT_E[1:0]         Reserved         INTEG_WIDTH_E[4:0]           Reserved         INTEG_OFFSET_E[12:8]                                      |                                                          |             |            |                     |            |             |                         |        |     |
| 0x018B | INTEG_OS_<br>E    | [15:8] |                                                                                                                                                   | Reserved                                                 |             |            |                     | G_OFFSET_E | [12:8]      |                         | 0x0214 | R/W |
|        |                   | [7:0]  |                                                                                                                                                   |                                                          |             | INTEG_OFFS |                     |            |             |                         |        |     |
| 0x018C | MOD_<br>PULSE_E   | [15:8] |                                                                                                                                                   |                                                          |             | MOD_WIDT   |                     |            |             |                         | 0x0001 | R/W |
|        |                   | [7:0]  |                                                                                                                                                   |                                                          |             | MOD_OFFS   | ET_E[7:0]           |            |             |                         |        |     |
| 0x018D | PATTERN_E         | [15:8] |                                                                                                                                                   | LED_DISAB                                                |             |            |                     |            | BLE_E[3:0]  |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                                                                                                   | SUBTRAC                                                  | T_E[3:0]    |            |                     |            | NTEG_E[3:0] |                         | 0x0000 |     |
| 0x018E | ADC_OFF1_<br>E    | [15:8] | Res                                                                                                                                               | Reserved CH1_ADC_ADJUST_E[13:8]<br>CH1_ADC_ADJUST_E[7:0] |             |            |                     |            |             |                         |        | R/W |
|        |                   | [7:0]  |                                                                                                                                                   |                                                          |             |            |                     |            |             |                         |        |     |
| 0x018F | ADC_OFF2_<br>E    | [15:8] | ADJUST_E                                                                                                                                          |                                                          |             |            |                     |            |             | 0x0000                  | R/W    |     |
|        |                   | [7:0]  | CH2_ADC_ADJUST_E[7:0]                                                                                                                             |                                                          |             |            |                     |            |             |                         | 0x0003 |     |
| 0x0190 | DATA_<br>FORMAT_E | [15:8] |                                                                                                                                                   | DARK_SHIFT_E[4:0] DARK_SIZE_E[2:0]                       |             |            |                     |            |             |                         |        | R/W |
|        |                   | [7:0]  |                                                                                                                                                   | SIGN                                                     | IAL_SHIFT_E | [4:0]      |                     |            | GNAL_SIZE_E |                         |        |     |
| 0x0192 | DECIMATE_<br>E    | [15:8] |                                                                                                                                                   |                                                          | Reserved    |            |                     |            | IATE_FACTO  | R_E[6:4]                | 0x0000 | R/W |
|        |                   | [7:0]  |                                                                                                                                                   | DECIMATE_FA                                              | CTOR_E[3:0] |            |                     | DECIMATE_  | TYPE_E[3:0] | 1                       |        |     |
| 0x0193 | DIGINT_LIT_<br>E  | [15:8] |                                                                                                                                                   |                                                          |             | Reserved   |                     |            |             | LIT_<br>OFFSET_<br>E[8] | 0x0026 | R/W |
|        |                   | [7:0]  |                                                                                                                                                   |                                                          |             | LIT_OFFSE  | T_E[7:0]            |            |             |                         |        |     |
| 0x0194 | DIGINT_<br>DARK_E | [15:8] |                                                                                                                                                   |                                                          |             | DARK2_OFFS | SET_E[8:1]          |            |             |                         | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>E[0]                                                                                                                         |                                                          |             | DARK       | 1_OFFSET_E          | [6:0]      |             |                         |        |     |
| 0x0195 | THRESH_<br>CFG_E  | [15:8] |                                                                                                                                                   |                                                          |             | Reser      | ved                 |            |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_     THRESH1_     THRESH1_TYPE_E[1:0]     THRESH0_     THRESH0_     THRESH0_TYPE_       CHAN_E     DIR_E     CHAN_E     _DIR_E     E[1:0] |                                                          |             |            |                     |            |             |                         |        |     |
| 0x0196 | THRESH0_E         | [15:8] |                                                                                                                                                   | Reserved                                                 |             |            | THRE                | SH0_SHIFT_ | E[4:0]      |                         | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH0_VALUE_E[7:0]                                                                                                                              |                                                          |             |            |                     |            |             |                         |        |     |
| 0x0197 | THRESH1_E         | [15:8] | Reserved THRESH1_SHIFT_E[4:0]                                                                                                                     |                                                          |             |            |                     |            |             | 0x0000                  | R/W    |     |
|        |                   | [7:0]  | THRESH1_VALUE_E[7:0]                                                                                                                              |                                                          |             |            |                     |            |             |                         |        |     |
| 0x01A0 | TS_CTRL_F         | [15:8] | SUB<br>SAMPLE_F                                                                                                                                   |                                                          |             |            |                     |            |             | 0x0000                  | R/W    |     |
|        |                   | [7:0]  | )] TIMESLOT_OFFSET_F[7:0]                                                                                                                         |                                                          |             |            |                     |            |             |                         |        |     |
| 0x01A1 | TS_PATH_F         | [15:8] | PRE_WIDTH_F[3:0] Reserved TS_GPIO_ AFE_<br>PATH_<br>CFG_F[8]                                                                                      |                                                          |             |            |                     |            |             | 0x40DA                  | R/W    |     |

| Reg     | Name              | Bits   | Bit 15                    | Bit 14       | Bit 13                                        | Bit 12       | Bit 11       | Bit 10      | Bit 9     | Bit 8         | Reset  | R/W   |
|---------|-------------------|--------|---------------------------|--------------|-----------------------------------------------|--------------|--------------|-------------|-----------|---------------|--------|-------|
|         |                   |        | Bit 7                     | Bit 6        | Bit 5                                         | Bit 4        | Bit 3        | Bit 2       | Bit 1     | Bit 0         |        |       |
|         |                   | [7:0]  |                           |              |                                               | AFE          |              |             |           |               |        |       |
|         |                   |        |                           |              |                                               | PAT<br>CFG_F |              |             |           |               |        |       |
| 0x01A2  | INPUTS F          | [15:8] |                           | INIP7        | 8_F[3:0]                                      |              |              | Res         | erved     |               | 0x0000 | R/W   |
| 0101712 |                   | [7:0]  |                           |              | served                                        |              |              |             | 2_F[3:0]  |               |        |       |
| 0x01A3  | CATHODE F         | [15:8] | Reserved                  |              | PRECON_F[2                                    | P.01         | VC2 P        | ULSE_F[1:0] |           | 2_ALT_F[1:0]  | 0x0000 | R/W   |
| 0.01/10 | O/INODE_I         | [7:0]  |                           | EL_F[1:0]    |                                               | ULSE_F[1:0]  |              | ALT_F[1:0]  |           |               |        |       |
| 0x01A4  | AFE TRIM F        | [15:8] | Reserved                  |              | /I///////_                                    |              | M_INT_F[1:0] |             |           | TRIM_VREF_    | 0x03C0 | R/W   |
| 0,01,11 | /                 | [10.0] | recorved                  | 0112_111     | <u>, _                                   </u> |              | M_HTT_I      | PULSE_F     | :   '"    | F[1:0]        | 0,0000 |       |
|         |                   | [7:0]  | VREF_PULS                 | SE_VAL_F[1:0 | ] T                                           | IA_GAIN_CH2  | _F[2:0]      |             | GAIN_CH   | H1_F[2:0]     |        |       |
| 0x01A5  | LED_              | [15:8] | LED_                      |              | I                                             | LED_         | CURRENT2_    | F[6:0]      |           |               | 0x0000 | R/W   |
|         | POW12_F           |        | DRIVESIDE2                |              |                                               |              |              |             |           |               |        |       |
|         |                   |        | _F                        |              |                                               |              |              |             |           |               | _      |       |
|         |                   | [7:0]  | LED_<br>DRIVESIDE1        |              |                                               | LED_         | CURRENT1_    | F[6:0]      |           |               |        |       |
|         |                   |        | _F                        |              |                                               |              |              |             |           |               |        |       |
| 0x01A6  | LED               | [15:8] | LED                       |              |                                               | I FD         | CURRENT4     | F[6:0]      |           |               | 0x0000 | R/W   |
|         | POW34_F           | [10:0] | DRIVESIDE4                |              |                                               | 220_         | 0011121111   | . [0.0]     |           |               |        |       |
|         | _                 |        |                           |              |                                               |              |              |             |           |               |        |       |
|         |                   | [7:0]  | LED_                      |              |                                               | LED_         | CURRENT3_    | F[6:0]      |           |               |        |       |
|         |                   |        | DRIVESIDE3                |              |                                               |              |              |             |           |               |        |       |
| 0x01A7  | COUNTS F          | [15:8] | _F                        |              |                                               | NUM_IN       |              |             |           |               | 0x0101 | R/W   |
| 010171  | COONTS_F          | [7:0]  |                           |              |                                               | NUM_REPE     |              |             |           |               |        |       |
| 0x01A8  | PERIOD F          | [15:8] | Reg                       | served       | MOD -                                         | TYPE_F[1:0]  |              | eserved     |           | PERIOD F[9:8] | 0x0000 | R/W   |
| 0.01/10 |                   | [7:0]  |                           |              |                                               | MIN_PERIC    |              |             |           |               |        |       |
| 0x01A9  | LED PULSE         | [15:8] |                           |              |                                               | LED WIDT     |              |             |           |               | 0x0210 | R/W   |
|         | F                 | []     |                           |              |                                               |              | []           |             |           |               | 0.0210 |       |
|         |                   | [7:0]  |                           |              |                                               | LED_OFFS     | ET_F[7:0]    |             |           |               |        |       |
| 0x01AA  | INTEG_            | [15:8] | SINGLE_                   | CH2          | AMP_DISABL                                    | .E_F[2:0]    | AFE_INT_     | C CH1_      | AMP_DISA  | BLE_F[2:0]    | 0x0003 | R/W   |
|         | SETUP_F           |        | INTEG_F                   |              |                                               |              | _BUF_F       |             |           |               |        |       |
|         |                   | [7:0]  | ADC_CO                    | UNT_F[1:0]   | Reserved                                      |              |              | EG_WIDTH_I  |           |               |        |       |
| 0x01AB  | INTEG_OS_F        | [15:8] |                           | Reserved     |                                               |              |              | G_OFFSET_   | F[12:8]   |               | 0x0214 | R/W   |
|         |                   | [7:0]  |                           |              |                                               | INTEG_OFF    |              |             |           |               |        |       |
| 0x01AC  | MOD_              | [15:8] |                           |              |                                               | MOD_WID      | TH_F[7:0]    |             |           |               | 0x0001 | R/W   |
|         | PULSE_F           | [7:0]  |                           |              |                                               |              |              |             |           |               | _      |       |
|         |                   | [7:0]  |                           |              | ABLE_F[3:0]                                   | MOD_OFFS     | DET_F[7:0]   | אום מסא     |           | 01            | 0,0000 | R/W   |
| 0x01AD  | PATTERN_F         | [15:8] |                           |              | ADLE_F[3:0]                                   |              |              | REVERSE     | ABLE_F[3: | -             | 0x0000 | r./ W |
| 0x01AE  |                   | [7:0]  | Dec                       | served       | 401_F[3.0]                                    |              |              | DJUST_F[13: |           | 5.0]          | 0,0000 | R/W   |
| UXUTAE  | ADC_OFF1_<br>F    | [15:8] | Res                       | serveu       |                                               |              |              |             | oj        |               | 0x0000 | r./w  |
|         |                   | [7:0]  |                           |              |                                               | CH1_ADC_AD   | JUST FI7:01  |             |           |               | -      |       |
| 0x01AF  | ADC_OFF2_         | [15:8] | ZERO                      | Reserved     |                                               |              |              | DJUST F[13: | 81        |               | 0x0000 | R/W   |
|         | F                 |        | ADJUST_F                  |              |                                               |              |              |             | -1        |               |        |       |
|         |                   | [7:0]  | :0] CH2_ADC_ADJUST_F[7:0] |              |                                               |              |              |             |           |               |        |       |
| 0x01B0  | DATA_<br>FORMAT_F | [15:8] |                           | D            | ARK_SHIFT_F                                   |              |              |             | ARK_SIZE  | _F[2:0]       | 0x0003 | R/W   |
|         |                   |        |                           |              |                                               |              |              |             |           |               |        | 1     |

|        | Name              | Bits   | Bit 15                    | Bit 14                                                                                                 | Bit 13    | Bit 12                 | Bit 11                                     | Bit 10             | Bit 9         | Bit 8                   | Reset  | R/W |
|--------|-------------------|--------|---------------------------|--------------------------------------------------------------------------------------------------------|-----------|------------------------|--------------------------------------------|--------------------|---------------|-------------------------|--------|-----|
|        |                   |        | Bit 7                     | Bit 6                                                                                                  | Bit 5     | Bit 4                  | Bit 3                                      | Bit 2              | Bit 1         | Bit 0                   |        |     |
| 0x01B2 | DECIMATE_<br>F    | [15:8] |                           |                                                                                                        | Reserved  |                        |                                            | DECIM              | ATE_FACTO     | R_F[6:4]                | 0x0000 | R/W |
|        |                   | [7:0]  |                           | DECIMATE_FAC                                                                                           | TOR_F[3:0 | )]                     |                                            | DECIMATE_          | TYPE_F[3:0]   |                         |        |     |
| 0x01B3 | DIGINT_LIT_<br>F  | [15:8] |                           |                                                                                                        |           | Reserved               | 1                                          |                    |               | LIT_<br>OFFSET_<br>F[8] | 0x0026 | R/W |
|        |                   | [7:0]  |                           |                                                                                                        |           | LIT_OFFSE              | T_F[7:0]                                   |                    |               |                         |        |     |
| 0x01B4 | DIGINT_<br>DARK_F | [15:8] |                           |                                                                                                        |           | DARK2_OFFS             | ET_F[8:1]                                  |                    |               |                         | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>F[0] |                                                                                                        |           | DARK                   | 1_OFFSET_F[6                               | 6:0]               |               |                         |        |     |
| 0x01B5 | THRESH_<br>CFG_F  | [15:8] |                           |                                                                                                        |           | Reserv                 | red                                        |                    |               |                         | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_F        | THRESH1_<br>DIR_F                                                                                      | THRESH    | 1_TYPE_F[1:0]          | THRESH0_<br>CHAN_F                         | THRESH0<br>_DIR_F  |               | H0_TYPE_<br>1:0]        |        |     |
| 0x01B6 | THRESH0_F         | [15:8] |                           | Reserved                                                                                               |           |                        | THRES                                      | SH0_SHIFT_F        | [4:0]         |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                                                                        |           | THRESH0_VA             | _UE_F[7:0]                                 |                    |               |                         |        |     |
| 0x01B7 | THRESH1_F         | [15:8] |                           | Reserved THRESH1_SHIFT_F[4:0]                                                                          |           |                        |                                            |                    |               |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                                                                        |           |                        |                                            |                    |               |                         |        |     |
| 0x01C0 | TS_CTRL_G         | [15:8] | SUB<br>SAMPLE_G           | CH2_EN_G                                                                                               |           | _TYPE_G[1:0]           | G[1                                        | [_OFFSET_<br>[9:8] | 0x0000        | R/W                     |        |     |
|        |                   | [7:0]  |                           |                                                                                                        |           | TIMESLOT_OFFSET_G[7:0] |                                            |                    |               |                         |        |     |
| 0x01C1 | TS_PATH_G         | [15:8] |                           | PRE_WIDTH                                                                                              | I_G[3:0]  |                        | Reserved TS_GPIO_ AFE_<br>G PATH_<br>CFG_G |                    |               |                         |        | R/W |
|        |                   | [7:0]  |                           |                                                                                                        |           | AFE_PATH_C             | FG_G[7:0]                                  |                    |               |                         |        |     |
| 0x01C2 | INPUTS_G          | [15:8] |                           | INP78_G                                                                                                | [3:0]     |                        |                                            | Rese               | rved          |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           | Reserv                                                                                                 | ed        |                        |                                            | INP12              | G[3:0]        |                         |        |     |
| 0x01C3 | CATHODE_G         | [15:8] | Reserved                  | PR                                                                                                     | ECON_G[2  | 2:0]                   | VC2_PUL                                    | SE_G[1:0]          | VC2_AI        | _T_G[1:0]               | 0x0000 | R/W |
|        |                   | [7:0]  | VC2_SE                    | L_G[1:0]                                                                                               | VC1_Pl    | JLSE_G[1:0]            | VC1_AL                                     | T_G[1:0]           | VC1_SE        | EL_G[1:0]               |        |     |
| 0x01C4 | AFE_TRIM_<br>G    | [15:8] | Reserved                  | CH2_TRIM_IN                                                                                            | IT_G[1:0] | CH1_TRIM               | I_INT_G[1:0]                               | VREF_<br>PULSE_G   | AFE_TRI<br>G[ | IM_VREF_<br>[1:0]       | 0x03C0 | R/W |
|        |                   | [7:0]  | VREF_PULS                 | E_VAL_G[1:0]                                                                                           | TI        | IA_GAIN_CH2_           | G[2:0]                                     | TIA_               | GAIN_CH1_     | G[2:0]                  |        |     |
| 0x01C5 | LED_<br>POW12_G   | [15:8] | LED_<br>DRIVESIDE2<br>_G  |                                                                                                        |           | LED_C                  | URRENT2_G[                                 | 6:0]               |               |                         | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE1<br>_G  |                                                                                                        |           | LED_C                  | URRENT1_G[                                 | 6:0]               |               |                         | -      |     |
| 0x01C6 | LED_<br>POW34_G   | [15:8] | LED_<br>DRIVESIDE4<br>_G  | LED_CURRENT4_G[6:0]                                                                                    |           |                        |                                            |                    |               |                         | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE3<br>_G  | LED_CURRENT3_G[6:0]                                                                                    |           |                        |                                            |                    |               |                         |        |     |
| 0x01C7 | COUNTS_G          | [15:8] | _~                        | NUM_INT_G[7:0]                                                                                         |           |                        |                                            |                    |               |                         | 0x0101 | R/W |
|        | 0001110_0         | [7:0]  |                           |                                                                                                        |           |                        |                                            |                    |               |                         |        |     |
|        | PERIOD_G          | [15:8] | Baa                       | NUM_REPEAT_G[7:0]           eserved         MOD_TYPE_G[1:0]         Reserved         MIN_PERIOD_G[9:8] |           |                        |                                            |                    |               |                         | 0x0000 | R/W |

| Reg    | Name              | Bits   | Bit 15                    | Bit 14                                                   | Bit 13       | Bit 12       | Bit 11              | Bit 10            | Bit 9       | Bit 8                   | Reset  | R/W |
|--------|-------------------|--------|---------------------------|----------------------------------------------------------|--------------|--------------|---------------------|-------------------|-------------|-------------------------|--------|-----|
|        |                   |        | Bit 7                     | Bit 6                                                    | Bit 5        | Bit 4        | Bit 3               | Bit 2             | Bit 1       | Bit 0                   |        |     |
|        |                   | [7:0]  |                           |                                                          |              | MIN_PERIO    | D_G[7:0]            |                   |             |                         |        |     |
| 0x01C9 | LED_PULSE<br>_G   | [15:8] |                           |                                                          |              | LED_WIDTI    | H_G[7:0]            |                   |             |                         | 0x0210 | R/W |
|        |                   | [7:0]  |                           |                                                          |              | LED_OFFSE    | T_G[7:0]            |                   |             |                         | -      |     |
| 0x01CA | INTEG_<br>SETUP_G | [15:8] | SINGLE_<br>INTEG_G        | CH2_/                                                    | AMP_DISABLE  | E_G[2:0]     | AFE_INT_C<br>_BUF_G | CH1_A             | MP_DISABL   | E_G[2:0]                | 0x0003 | R/W |
|        |                   | [7:0]  | ADC_CO                    | UNT_G[1:0]                                               | Reserved     |              | INTE                | G_WIDTH_G[        | 4:0]        |                         |        |     |
| 0x01CB | INTEG_OS_<br>G    | [15:8] |                           | Reserved                                                 |              |              | INTEG               | _OFFSET_G         | [12:8]      |                         | 0x0214 | R/W |
|        |                   | [7:0]  |                           |                                                          |              | INTEG_OFFS   |                     |                   |             |                         |        |     |
| 0x01CC | MOD_<br>PULSE_G   | [15:8] |                           |                                                          |              | MOD_WIDT     |                     |                   |             |                         | 0x0001 | R/W |
|        |                   | [7:0]  |                           |                                                          |              | MOD_OFFSE    | ET_G[7:0]           |                   |             |                         |        |     |
| 0x01CD | PATTERN_G         | [15:8] |                           | -                                                        | BLE_G[3:0]   |              |                     | MOD_DISA          |             |                         | 0x0000 | R/W |
|        | 400.0==:          | [7:0]  |                           |                                                          | CT_G[3:0]    |              |                     | REVERSE_IN        |             |                         |        |     |
| 0x01CE | ADC_OFF1_<br>G    | [15:8] | Res                       | Reserved CH1_ADC_ADJUST_G[13:8]<br>CH1_ADC_ADJUST_G[7:0] |              |              |                     |                   |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           | = = = • •                                                |              |              |                     |                   |             |                         | 0x0000 |     |
| 0x01CF | ADC_OFF2_<br>G    | [15:8] | ZERO_<br>ADJUST_G         | Reserved                                                 |              |              |                     |                   |             |                         |        | R/W |
|        |                   | [7:0]  |                           | CH2_ADC_ADJUST_G[7:0]                                    |              |              |                     |                   |             |                         |        |     |
| 0x01D0 | DATA_<br>FORMAT_G | [15:8] |                           | DARK_SHIFT_G[4:0] DARK_SIZE_G[2:0]                       |              |              |                     |                   |             |                         | 0x0003 | R/W |
|        |                   | [7:0]  |                           | SIG                                                      | NAL_SHIFT_G  | G[4:0]       |                     |                   | NAL_SIZE_C  |                         |        |     |
| 0x01D2 | DECIMATE_<br>G    | [15:8] |                           |                                                          | Reserved     |              |                     |                   | ATE_FACTO   |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           | DECIMATE_F                                               | ACTOR_G[3:0] | -            |                     | DECIMATE_1        | [YPE_G[3:0] |                         |        |     |
| 0x01D3 | DIGINT_LIT_<br>G  | [15:8] |                           |                                                          |              | Reserved     |                     |                   |             | LIT_<br>OFFSET_<br>G[8] | 0x0026 | R/W |
|        |                   | [7:0]  |                           |                                                          |              | LIT_OFFSE    | T_G[7:0]            |                   |             |                         |        |     |
| 0x01D4 | DIGINT_<br>DARK_G | [15:8] |                           |                                                          |              | DARK2_OFFS   | SET_G[8:1]          |                   |             |                         | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>G[0] |                                                          |              | DARK         | 1_OFFSET_G[         | 6:0]              |             |                         | _      |     |
| 0x01D5 | THRESH_<br>CFG_G  | [15:8] |                           | Reserved                                                 |              |              |                     |                   |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_G        | THRESH1_<br>DIR_G                                        | THRESH1      | _TYPE_G[1:0] | THRESH0_<br>CHAN_G  | THRESH0<br>_DIR_G |             | 10_TYPE_<br>[1:0]       |        |     |
| 0x01D6 | THRESH0_G         | [15:8] |                           | Reserved                                                 |              |              | THRE                | SHO_SHIFT_C       | G[4:0]      |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                          | •            | THRESH0_VA   | LUE_G[7:0]          |                   |             |                         |        |     |
| 0x01D7 | THRESH1_G         | [15:8] |                           | Reserved                                                 |              |              | THRE                | SH1_SHIFT_C       | G[4:0]      |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                          |              | THRESH1_VA   | LUE_G[7:0]          |                   |             |                         |        |     |
| 0x01E0 | TS_CTRL_H         | [15:8] | SUB<br>SAMPLE_H           | CH2_EN_H                                                 | SAMPLE_      | _TYPE_H[1:0] |                     | _SELECT_<br>1:0]  |             | T_OFFSET_<br>[9:8]      | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                          | Т            | IMESLOT_OF   | FSET_H[7:0]         |                   |             |                         |        |     |

| Reg    | Name              | Bits   | Bit 15                   | Bit 14                                         | Bit 13      | Bit 12      | Bit 11              | Bit 10           | Bit 9         | Bit 8                     | Reset  | R/W |
|--------|-------------------|--------|--------------------------|------------------------------------------------|-------------|-------------|---------------------|------------------|---------------|---------------------------|--------|-----|
|        |                   |        | Bit 7                    | Bit 6                                          | Bit 5       | Bit 4       | Bit 3               | Bit 2            | Bit 1         | Bit 0                     | •      |     |
| 0x01E1 | TS_PATH_H         | [15:8] |                          | PRE_WID                                        | TH_H[3:0]   |             | Rese                | rved             | TS_GPIO_<br>H | AFE_<br>PATH_<br>CFG_H[8] | 0x40DA | R/W |
|        |                   | [7:0]  |                          |                                                |             | AFE_PATH_C  | FG_H[7:0]           |                  |               |                           | -      |     |
| 0x01E2 | INPUTS_H          | [15:8] |                          | INP78                                          | _H[3:0]     |             |                     | Rese             | erved         |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                          | Rese                                           | erved       |             |                     | INP12            | _H[3:0]       |                           |        |     |
| 0x01E3 | CATHODE_H         | [15:8] | Reserved                 |                                                | PRECON_H[2: | -           |                     | SE_H[1:0]        | VC2_A         | LT_H[1:0]                 | 0x0000 | R/W |
|        |                   | [7:0]  | VC2_SE                   | EL_H[1:0]                                      |             | JLSE_H[1:0] | VC1_AL              |                  | VC1_S         | EL_H[1:0]                 |        |     |
| 0x01E4 | AFE_TRIM_H        | [15:8] | Reserved                 |                                                | _INT_H[1:0] |             | 1_INT_H[1:0]        | VREF_<br>PULSE_H | VRE           | _TRIM_<br>F_H[1:0]        | 0x03C0 | R/W |
|        |                   | [7:0]  |                          | E_VAL_H[1:0]                                   | TI,         | A_GAIN_CH2_ |                     |                  | _GAIN_CH1_    | _H[2:0]                   |        |     |
| 0x01E5 | LED_<br>POW12_H   | [15:8] | LED_<br>DRIVESIDE2<br>_H |                                                |             | LED_C       | URRENT2_H[          | 6:0]             |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE1<br>_H |                                                |             |             |                     |                  |               |                           |        |     |
| 0x01E6 | LED_<br>POW34_H   | [15:8] | LED_<br>DRIVESIDE4<br>_H | 4 LED_CURRENT4_H[6:0]<br>4 LED_CURRENT3_H[6:0] |             |             |                     |                  |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE3<br>_H |                                                |             | LED_C       |                     |                  |               |                           |        |     |
| 0x01E7 | COUNTS_H          | [15:8] |                          |                                                |             | NUM_INT     | H[7:0]              |                  |               |                           | 0x0101 | R/W |
|        |                   | [7:0]  |                          |                                                |             | NUM_REPE/   | AT_H[7:0]           |                  |               |                           | -      |     |
| 0x01E8 | PERIOD_H          | [15:8] | Res                      | erved                                          | MOD_T       | YPE_H[1:0]  | Rese                | erved            | MIN_PEF       | RIOD_H[9:8]               | 0x0000 | R/W |
|        |                   | [7:0]  |                          |                                                |             | MIN_PERIO   | D_H[7:0]            |                  |               |                           |        |     |
| 0x01E9 | LED_PULSE<br>_H   | [15:8] |                          |                                                |             | LED_WIDTH   |                     |                  |               |                           | 0x0210 | R/W |
|        |                   | [7:0]  |                          |                                                |             | LED_OFFSE   |                     |                  |               |                           |        |     |
| 0x01EA | INTEG_<br>SETUP_H | [15:8] | SINGLE_<br>INTEG_H       |                                                | AMP_DISABLE | E_H[2:0]    | AFE_INT_C<br>_BUF_H | _                | MP_DISABL     | .E_H[2:0]                 | 0x0003 | R/W |
|        |                   | [7:0]  | ADC_COL                  | JNT_H[1:0]                                     | Reserved    |             |                     | G_WIDTH_H        |               |                           |        |     |
| 0x01EB | INTEG_OS_<br>H    | [15:8] |                          | Reserved                                       |             |             |                     | _OFFSET_H        | [12:8]        |                           | 0x0214 | R/W |
|        |                   | [7:0]  |                          |                                                |             | INTEG_OFFS  |                     |                  |               |                           |        |     |
| 0x01EC | MOD_<br>PULSE_H   | [15:8] |                          |                                                |             | MOD_WIDT    |                     |                  |               |                           | 0x0001 | R/W |
|        |                   | [7:0]  |                          |                                                |             | MOD_OFFSE   | ET_H[7:0]           |                  |               |                           |        |     |
| 0x01ED | PATTERN_H         | [15:8] |                          | LED_DISABLE_H[3:0] MOD_DISABLE_H[3:0]          |             |             |                     |                  |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                          | SUBTRACT_H[3:0] REVERSE_INTEG_H[3:0]           |             |             |                     |                  |               |                           |        |     |
| 0x01EE | ADC_OFF1_<br>H    | [15:8] | Res                      | Reserved CH1_ADC_ADJUST_H[13:8]                |             |             |                     |                  |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                          | CH1_ADC_ADJUST_H[7:0]                          |             |             |                     |                  |               |                           |        |     |
| 0x01EF | ADC_OFF2_<br>H    | [15:8] | ZERO_<br>ADJUST_H        |                                                |             |             |                     |                  |               |                           | 0x0000 | R/W |
|        |                   | [7:0]  |                          | CH2_ADC_ADJUST_H[7:0]                          |             |             |                     |                  |               |                           |        |     |
| 0x01F0 | DATA_<br>FORMAT_H | [15:8] |                          | DA                                             | RK_SHIFT_H  | [4:0]       |                     | DA               | ARK_SIZE_H    | I[2:0]                    | 0x0003 | R/W |

|        | Name E            | Bits   | Bit 15                    | Bit 14                                                         | Bit 13               | Bit 12                   | Bit 11             | Bit 10            | Bit 9       | Bit 8                   | Reset  | R/W |
|--------|-------------------|--------|---------------------------|----------------------------------------------------------------|----------------------|--------------------------|--------------------|-------------------|-------------|-------------------------|--------|-----|
|        |                   |        | Bit 7                     | Bit 6                                                          | Bit 5                | Bit 4                    | Bit 3              | Bit 2             | Bit 1       | Bit 0                   |        |     |
|        |                   | [7:0]  |                           | SIG                                                            | NAL_SHIFT_H          | H[4:0]                   |                    | SIG               | NAL_SIZE_H  | H[2:0]                  |        |     |
| 0x01F2 | DECIMATE_<br>H    | [15:8] |                           |                                                                | Reserved             |                          |                    | DECIM             | ATE_FACTO   | R_H[6:4]                | 0x0000 | R/W |
|        |                   | [7:0]  |                           | DECIMATE_F/                                                    | ACTOR_H[3:0          | ]                        |                    | DECIMATE_1        | [YPE_H[3:0] |                         |        |     |
| 0x01F3 | DIGINT_LIT_<br>H  | [15:8] |                           |                                                                |                      | Reserved                 |                    |                   |             | LIT_<br>OFFSET_<br>H[8] | 0x0026 | R/W |
|        |                   | [7:0]  |                           | LIT_OFFSET_H[7:0]                                              |                      |                          |                    |                   |             |                         |        |     |
| 0x01F4 | DIGINT_<br>DARK_H | [15:8] |                           |                                                                |                      | DARK2_OFFS               | ET_H[8:1]          |                   |             |                         | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>H[0] |                                                                |                      | DARK1                    | _OFFSET_H[6        | 5:0]              |             |                         |        |     |
| 0x01F5 | THRESH_<br>CFG_H  | [15:8] |                           |                                                                |                      | Reserv                   | ed                 |                   |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_H        | THRESH1_<br>DIR_H                                              | THRESH1              | _TYPE_H[1:0]             | THRESH0_<br>CHAN_H | THRESH0<br>_DIR_H |             | H0_TYPE_<br>[1:0]       |        |     |
| 0x01F6 | THRESH0_H         | [15:8] |                           | Reserved                                                       |                      |                          |                    | SH0_SHIFT_F       | H[4:0]      |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                                | THRESH0_VALUE_H[7:0] |                          |                    |                   |             |                         |        |     |
| 0x01F7 | THRESH1_H         | [15:8] |                           |                                                                |                      |                          |                    |                   |             | 0x0000                  | R/W    |     |
|        |                   | [7:0]  |                           |                                                                |                      |                          |                    |                   |             |                         |        |     |
| 0x0200 | TS_CTRL_I         | [15:8] | SUB<br>SAMPLE_I           | CH2_EN_I                                                       | OFFSET_I[9:8]        |                          |                    |                   |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                                |                      | TIMESLOT_OFF             | SET_I[7:0]         |                   |             |                         |        |     |
| 0x0201 | TS_PATH_I         | [15:8] |                           | PRE_WIDTH_I[3:0] Reserved TS_GPIO_ AFE_PAT<br>I H_CFG_I[<br>8] |                      |                          |                    |                   |             | 0x40DA                  | R/W    |     |
|        |                   | [7:0]  |                           |                                                                |                      | AFE_<br>PATH_<br>CFG_I[7 |                    |                   |             |                         |        |     |
| 0x0202 | INPUTS_I          | [15:8] |                           | INP78                                                          | _I[3:0]              |                          | _                  | Rese              | rved        |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           | Rese                                                           | erved                |                          |                    | INP12             | _I[3:0]     |                         |        |     |
| 0x0203 | CATHODE_I         | [15:8] | Reserved                  |                                                                | PRECON_I[2:          | 0]                       | VC2_PUL            | .SE_I[1:0]        | VC2_A       | LT_I[1:0]               | 0x0000 | R/W |
|        |                   | [7:0]  | VC2_S                     | EL_I[1:0]                                                      | VC1_PI               | JLSE_I[1:0]              | VC1_AL             | .T_I[1:0]         | VC1_S       | EL_I[1:0]               |        |     |
| 0x0204 | AFE_TRIM_I        | [15:8] | Reserved                  | CH2_TRIM                                                       | I_INT_I[1:0]         | CH1_TRIM                 | I_INT_I[1:0]       | VREF_<br>PULSE_I  |             | TRIM_<br>I[1:0]         | 0x03C0 | R/W |
|        |                   | [7:0]  | VREF_PULS                 | SE_VAL_I[1:0]                                                  | T                    | IA_GAIN_CH2_             |                    |                   | GAIN_CH1    | l[2:0]                  |        |     |
| 0x0205 | LED_<br>POW12_I   | [15:8] | LED_<br>DRIVESIDE2        |                                                                |                      | LED_C                    | CURRENT2_I[6       | ):0]              |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE1<br>_I  | LED_CURRENT1_I[6:0]                                            |                      |                          |                    |                   |             |                         |        |     |
| 0x0206 | LED_<br>POW34_I   | [15:8] | LED_<br>DRIVESIDE4<br>_I  |                                                                |                      |                          |                    |                   |             | 0x0000                  | R/W    |     |
|        |                   | [7:0]  | LED_<br>DRIVESIDE3        | LED_CURRENT3_I[6:0]                                            |                      |                          |                    |                   |             |                         |        |     |
|        |                   |        |                           | NUM_INT_I[7:0]                                                 |                      |                          |                    |                   |             |                         |        |     |

| Reg    | Name              | Bits   | Bit 15                | Bit 14                                | Bit 13       | Bit 12       | Bit 11              | Bit 10               | Bit 9       | Bit 8                   | Reset  | R/W |
|--------|-------------------|--------|-----------------------|---------------------------------------|--------------|--------------|---------------------|----------------------|-------------|-------------------------|--------|-----|
|        |                   |        | Bit 7                 | Bit 6                                 | Bit 5        | Bit 4        | Bit 3               | Bit 2                | Bit 1       | Bit 0                   |        |     |
|        |                   | [7:0]  |                       |                                       |              | NUM_REPE     | AT_I[7:0]           |                      |             |                         |        |     |
| 0x0208 | PERIOD_I          | [15:8] | Res                   | erved                                 | MOD_T        | YPE_I[1:0]   |                     | erved                | MIN_PEF     | RIOD_I[9:8]             | 0x0000 | R/W |
|        |                   | [7:0]  |                       |                                       |              | MIN_PERIC    |                     |                      |             |                         |        |     |
| 0x0209 | LED_PULSE         | [15:8] |                       |                                       |              | LED_WIDT     | H_I[7:0]            |                      |             |                         | 0x0210 | R/W |
|        |                   | [7:0]  |                       |                                       |              | LED_OFFSE    | ET_I[7:0]           |                      |             |                         |        |     |
| 0x020A | INTEG_<br>SETUP_I | [15:8] | SINGLE_<br>INTEG_I    | CH2_/                                 | AMP_DISABL   | E_I[2:0]     | AFE_INT_<br>C_BUF_I | CH1_A                | AMP_DISABL  | .E_I[2:0]               | 0x0003 | R/W |
|        |                   | [7:0]  | ADC_CO                | UNT_I[1:0]                            | Reserved     |              | INTE                | G_WIDTH_I            | 4:0]        |                         |        |     |
| 0x020B | INTEG_OS_I        | [15:8] |                       | Reserved                              |              |              | INTEG               | G_OFFSET_I           | [12:8]      |                         | 0x0214 | R/W |
|        |                   | [7:0]  |                       |                                       |              | INTEG_OFFS   | SET_I[7:0]          |                      |             |                         |        |     |
| 0x020C | MOD_<br>PULSE_I   | [15:8] |                       |                                       |              | MOD_WIDT     |                     |                      |             |                         | 0x0001 | R/W |
|        |                   | [7:0]  |                       |                                       |              | MOD_OFFS     | ET_I[7:0]           |                      |             |                         |        |     |
| 0x020D | PATTERN_I         | [15:8] |                       | LED_DISABLE_I[3:0] MOD_DISABLE_I[3:0] |              |              |                     |                      |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                       | SUBTRACT_I[3:0] REVERSE_INTEG_I[3:0]  |              |              |                     |                      |             |                         |        |     |
| 0x020E | ADC_OFF1_I        | [15:8] | Res                   | Reserved CH1_ADC_ADJUST_I[13:8]       |              |              |                     |                      |             |                         |        | R/W |
|        |                   | [7:0]  | CH1_ADC_ADJUST_[[7:0] |                                       |              |              |                     |                      |             |                         |        |     |
| 0x020F | ADC_OFF2_I        | [15:8] | ZERO_<br>ADJUST_I     | UST_I                                 |              |              |                     |                      |             | 0x0000                  | R/W    |     |
|        |                   | [7:0]  |                       | CH2_ADC_ADJUST_I[7:0]                 |              |              |                     |                      |             |                         |        |     |
| 0x0210 | DATA_<br>FORMAT_I | [15:8] |                       | DARK_SHIFT_I[4:0] DARK_SIZE_I[2:0]    |              |              |                     |                      |             | 0x0003                  | R/W    |     |
|        |                   | [7:0]  |                       | SIG                                   | NAL_SHIFT_I  | [4:0]        |                     |                      | GNAL_SIZE   |                         |        |     |
| 0x0212 | DECIMATE_I        | [15:8] |                       |                                       | Reserved     |              |                     |                      | MATE_FACTC  | DR_I[6:4]               | 0x0000 | R/W |
|        |                   | [7:0]  |                       | DECIMATE_F                            | ACTOR_I[3:0] |              |                     | DECIMATE             | TYPE_I[3:0] |                         |        |     |
| 0x0213 | DIGINT_LIT_I      | [15:8] |                       |                                       |              | Reserved     |                     |                      |             | LIT_<br>OFFSET_<br>I[8] | 0x0026 | R/W |
|        |                   | [7:0]  |                       |                                       |              | LIT_OFFSE    | T_I[7:0]            |                      |             |                         |        |     |
| 0x0214 | DIGINT_<br>DARK_I | [15:8] |                       |                                       |              | DARK2_OFFS   | SET_I[8:1]          |                      |             |                         | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_I[0] |                                       |              | DARK         | (1_OFFSET_I         | 6:0]                 |             |                         |        |     |
| 0x0215 | THRESH_<br>CFG_I  | [15:8] |                       |                                       |              | Reserv       | /ed                 |                      |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_I    | THRESH1_<br>DIR_I                     | THRESH1      | _TYPE_I[1:0] | THRESH0_<br>CHAN_I  | THRESH0<br>_DIR_I    |             | H0_TYPE_<br>1:0]        |        |     |
| 0x0216 | THRESH0_I         | [15:8] |                       | Reserved                              |              |              | THRE                | SH0_SHIFT_           | I[4:0]      |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                       |                                       |              | THRESH0_VA   | LUE_I[7:0]          |                      |             |                         |        |     |
| 0x0217 | THRESH1_I         | [15:8] |                       | Reserved                              |              |              | THRE                | 'HRESH1_SHIFT_I[4:0] |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                       |                                       |              | THRESH1_VA   | LUE_I[7:0]          |                      |             |                         |        |     |
| 0x0220 | TS_CTRL_J         | [15:8] | SUB<br>SAMPLE_J       | CH2_EN_J                              | SAMPLE       | _TYPE_J[1:0] |                     |                      |             |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                       | TIMESLOT_OFFSET_J[7:0]                |              |              |                     |                      |             |                         |        |     |
| 0x0221 | TS_PATH_J         | [15:8] |                       |                                       |              |              |                     |                      | 0x40DA      | R/W                     |        |     |

| Reg    | Name                                                                                   | Bits   | Bit 15                   | Bit 14                | Bit 13              | Bit 12                                     | Bit 11                 | Bit 10           | Bit 9                | Bit 8                  | Reset  | R/W |
|--------|----------------------------------------------------------------------------------------|--------|--------------------------|-----------------------|---------------------|--------------------------------------------|------------------------|------------------|----------------------|------------------------|--------|-----|
|        |                                                                                        |        | Bit 7                    | Bit 6                 | Bit 5               | Bit 4                                      | Bit 3                  | Bit 2            | Bit 1                | Bit 0                  | -      |     |
|        |                                                                                        | [7:0]  |                          |                       |                     | AFE_PATH_                                  | CFG_J[7:0]             |                  |                      |                        |        |     |
| 0x0222 | INPUTS_J                                                                               | [15:8] |                          | INP78                 | 3_J[3:0]            |                                            |                        | Rese             | rved                 |                        | 0x0000 | R/W |
|        |                                                                                        | [7:0]  |                          | Res                   | erved               |                                            |                        | INP12            | J[3:0]               |                        |        |     |
| 0x0223 | CATHODE_J                                                                              | [15:8] | Reserved                 |                       | PRECON_J[2          | :0]                                        | VC2_PUI                | _SE_J[1:0]       | VC2                  | _ALT_J[1:0]            | 0x0000 | R/W |
|        |                                                                                        | [7:0]  | VC2_S                    | EL_J[1:0]             | VC1_PI              | ULSE_J[1:0]                                | VC1_A                  | _T_J[1:0]        | VC1                  | _SEL_J[1:0]            |        |     |
| 0x0224 | AFE_TRIM_J                                                                             | [15:8] | Reserved                 | CH2_TRIN              | 1_INT_J[1:0]        | CH1_TR                                     | IM_INT_J[1:0]          | VREF_<br>PULSE_J |                      | FE_TRIM_<br>REF_J[1:0] | 0x03C0 | R/W |
|        |                                                                                        | [7:0]  | VREF_PULS                | SE_VAL_J[1:0]         | ] T                 | IA_GAIN_CH                                 | 2_J[2:0]               | TIA              | GAIN_CH              | 11_J[2:0]              |        |     |
| 0x0225 | LED_<br>POW12_J                                                                        | [15:8] | LED_<br>DRIVESIDE2<br>_J |                       |                     | LED                                        | _CURRENT2_J[           | 6:0]             |                      |                        | 0x0000 | R/W |
|        |                                                                                        | [7:0]  | LED_<br>DRIVESIDE1<br>_J |                       |                     | LED_CURRENT1_J[6:0]<br>LED_CURRENT4_J[6:0] |                        |                  |                      |                        |        |     |
| 0x0226 | LED_POW34<br>_J                                                                        | [15:8] | LED_<br>DRIVESIDE4<br>_J |                       |                     |                                            |                        |                  |                      |                        | 0x0000 | R/W |
|        |                                                                                        | [7:0]  | LED_<br>DRIVESIDE3<br>_J |                       | LED_CURRENT3_J[6:0] |                                            |                        |                  |                      |                        |        |     |
| 0x0227 | COUNTS_J                                                                               | [15:8] |                          |                       | NUM_INT_J[7:0]      |                                            |                        |                  |                      |                        | 0x0101 | R/W |
|        |                                                                                        | [7:0]  |                          |                       |                     | NUM_REPEAT_J[7:0]                          |                        |                  |                      |                        |        |     |
| 0x0228 | PERIOD_J                                                                               | [15:8] | Res                      | erved                 | MOD_1               | TYPE_J[1:0]                                | Res                    | erved            | ed MIN_PERIOD_J[9:8] |                        | 0x0000 | R/W |
|        |                                                                                        | [7:0]  |                          | MIN_PERIOD_J[7:0]     |                     |                                            |                        |                  |                      |                        |        |     |
| 0x0229 | LED_PULSE<br>_J                                                                        | [15:8] |                          |                       |                     | LED_WIDTH_J[7:0]                           |                        |                  |                      |                        | 0x0210 | R/W |
|        |                                                                                        | [7:0]  |                          |                       |                     | LED_OFFS                                   | SET_J[7:0]             |                  |                      |                        |        |     |
| 0x022A | INTEG_<br>SETUP_J                                                                      | [15:8] | SINGLE_<br>INTEG_J       | CH2_                  | AMP_DISABL          | .E_J[2:0]                                  | AFE_INT_<br>C_BUF_J    | CH1_A            | MP_DISA              | BLE_J[2:0]             | 0x0003 | R/W |
|        |                                                                                        | [7:0]  | ADC_CO                   | UNT_J[1:0]            | Reserved            |                                            |                        | G_WIDTH_J[       | · ·                  |                        |        |     |
| 0x022B | INTEG_OS_J                                                                             | [15:8] |                          | Reserved              |                     |                                            | INTEG                  | _OFFSET_J        | [12:8]               |                        | 0x0214 | R/W |
|        |                                                                                        | [7:0]  |                          |                       |                     | INTEG_OFF                                  | SET_J[7:0]             |                  |                      |                        |        |     |
| 0x022C | MOD_<br>PULSE_J                                                                        | [15:8] |                          |                       |                     | MOD_WID                                    |                        |                  |                      |                        | 0x0001 | R/W |
|        |                                                                                        | [7:0]  |                          |                       |                     | MOD_OFF                                    | SET_J[7:0]             |                  |                      |                        |        |     |
| 0x022D | PATTERN_J                                                                              | [15:8] |                          |                       | ABLE_J[3:0]         |                                            |                        | MOD_DISA         |                      |                        | 0x0000 | R/W |
|        |                                                                                        | [7:0]  |                          |                       | \CT_J[3:0]          |                                            |                        | REVERSE_I        |                      | :0]                    |        |     |
| 0x022E | ADC_OFF1_<br>J                                                                         | [15:8] | Res                      | served                |                     |                                            | CH1_ADC_AD             | JUST_J[13:8]     |                      |                        | 0x0000 | R/W |
|        |                                                                                        | [7:0]  |                          | CH1_ADC_ADJUST_J[7:0] |                     |                                            |                        |                  |                      |                        |        |     |
| 0x022F | ADC_OFF2_<br>J                                                                         | [15:8] | ZERO_<br>ADJUST_J        | Reserved              |                     |                                            | CH2_ADC_ADJUST_J[13:8] |                  |                      |                        | 0x0000 | R/W |
|        |                                                                                        | [7:0]  |                          |                       |                     | CH2_ADC_ADJUST_J[7:0]                      |                        |                  |                      |                        |        |     |
| 0x0230 | DATA_<br>FORMAT_J                                                                      | [15:8] |                          |                       | ARK_SHIFT_J         |                                            | DARK_SIZE_J[2:0]       |                  |                      |                        | 0x0003 | R/W |
|        |                                                                                        | [7:0]  |                          | SIC                   | GNAL_SHIFT_         |                                            |                        |                  |                      |                        |        |     |
| 0x0232 | D232         DECIMATE_J         [15:8]         Reserved         DECIMATE_FACTOR_J[6:4] |        |                          |                       |                     |                                            | 0x0000                 | R/W              |                      |                        |        |     |
|        | [7:0] DECIMATE_FACTOR_J[3:0] DECIMATE_TYPE_J[3:0]                                      |        |                          |                       |                     |                                            |                        |                  |                      |                        |        |     |

| Reg    | Name              | Bits   | Bit 15                    | Bit 14                                             | Bit 13                                                                                                                                      | Bit 12        | Bit 11             | Bit 10              | Bit 9     | Bit 8                   | Reset  | R/W |
|--------|-------------------|--------|---------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|---------------------|-----------|-------------------------|--------|-----|
|        |                   |        | Bit 7                     | Bit 6                                              | Bit 5                                                                                                                                       | Bit 4         | Bit 3              | Bit 2               | Bit 1     | Bit 0                   |        |     |
| 0x0233 | DIGINT_LIT_<br>J  | [15:8] |                           |                                                    |                                                                                                                                             | Reserved      |                    |                     |           | LIT_<br>OFFSET_<br>J[8] | 0x0026 | R/W |
|        |                   | [7:0]  |                           |                                                    |                                                                                                                                             | LIT_OFFSE     | ET_J[7:0]          |                     |           |                         |        |     |
| 0x0234 | DIGINT_<br>DARK_J | [15:8] |                           |                                                    |                                                                                                                                             | DARK2_OFF     |                    |                     |           |                         | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>J[0] |                                                    |                                                                                                                                             | DAR           | (1_OFFSET_,        | [6:0]               |           |                         |        |     |
| 0x0235 | THRESH_<br>CFG_J  | [15:8] |                           |                                                    |                                                                                                                                             | Reser         | ved                |                     |           |                         | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_J        | THRESH1_<br>DIR_J                                  | THRESH                                                                                                                                      | 1_TYPE_J[1:0] | THRESH0_<br>CHAN_J | _ THRESH0<br>_DIR_J |           | H0_TYPE_<br>1:0]        |        |     |
| 0x0236 | THRESH0_J         | [15:8] |                           | Reserved                                           |                                                                                                                                             |               | THR                | ESH0_SHIFT_         | J[4:0]    |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                    |                                                                                                                                             | THRESH0_VA    | LUE_J[7:0]         |                     |           |                         |        |     |
| 0x0237 | THRESH1_J         | [15:8] |                           | Reserved                                           |                                                                                                                                             |               | THR                | ESH1_SHIFT_         | J[4:0]    |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                    |                                                                                                                                             | THRESH1_VA    | LUE_J[7:0]         |                     |           |                         |        |     |
| 0x0240 | TS_CTRL_K         | [15:8] | SUB<br>SAMPLE_K           | CH2_EN_K                                           | CH2_EN_K     SAMPLE_TYPE_K[1:0]     INPUT_R_SELECT_     TIMESLOT_     OFFSET_K[9:8]       TIMESLOT_OFFSET_K[7:0]     TIMESLOT_OFFSET_K[7:0] |               |                    |                     |           |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                                    |                                                                                                                                             |               |                    |                     |           |                         |        |     |
| 0x0241 | TS_PATH_K         | [15:8] |                           | K PATH<br>CFG_K[8]                                 |                                                                                                                                             |               |                    |                     | 0x40DA    | R/W                     |        |     |
|        |                   | [7:0]  |                           |                                                    |                                                                                                                                             | AFE_PATH_C    | CFG_K[7:0]         | -                   |           |                         |        |     |
| 0x0242 | INPUTS_K          | [15:8] |                           |                                                    |                                                                                                                                             |               |                    |                     |           | 0x0000                  | R/W    |     |
|        |                   | [7:0]  |                           | Reser                                              | ved                                                                                                                                         |               |                    | INP12               | _K[3:0]   |                         |        |     |
| 0x0243 | CATHODE_K         | [15:8] | Reserved                  | P                                                  | RECON_K[2                                                                                                                                   | 2:0]          | VC2_PL             | ILSE_K[1:0]         | VC2_A     | LT_K[1:0]               | 0x0000 | R/W |
|        |                   | [7:0]  | VC2_S                     | EL_K[1:0]                                          | VC1_Pl                                                                                                                                      | ULSE_K[1:0]   | VC1_A              | LT_K[1:0]           | VC1_SI    | EL_K[1:0]               |        |     |
| 0x0244 | AFE_TRIM_K        | [15:8] | Reserved                  | CH2_TRIM_                                          | INT_K[1:0]                                                                                                                                  | CH1_TRI       | M_INT_K[1:0]       | VREF_<br>PULSE_K    |           | TRIM_<br>_K[1:0]        | 0x03C0 | R/W |
|        |                   | [7:0]  | VREF_PULS                 | SE_VAL_K[1:0]                                      | T                                                                                                                                           | IA_GAIN_CH2   | K[2:0]             | TIA                 | GAIN_CH1_ | K[2:0]                  |        |     |
| 0x0245 | LED_<br>POW12_K   | [15:8] | LED_<br>DRIVESIDE2<br>_K  |                                                    |                                                                                                                                             | LED_          | CURRENT2_H         | ([6:0]              |           |                         | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE1<br>_K  |                                                    |                                                                                                                                             | LED_          | CURRENT1_F         | <b>(</b> [6:0]      |           |                         | -      |     |
| 0x0246 | LED_<br>POW34_K   | [15:8] | LED_<br>DRIVESIDE4<br>_K  |                                                    |                                                                                                                                             | LED_          | CURRENT4_F         | <b>(</b> [6:0]      |           |                         | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE3<br>_K  | LED_CURRENT3_K[6:0]                                |                                                                                                                                             |               |                    |                     |           |                         | -      |     |
| 0x0247 | COUNTS K          | [15:8] |                           |                                                    |                                                                                                                                             | NUM_INT       | K[7:0]             |                     |           |                         | 0x0101 | R/W |
|        | _                 | [7:0]  |                           | NUM_REPEAT_K[7:0]                                  |                                                                                                                                             |               |                    |                     |           | -                       |        |     |
| 0x0248 | PERIOD_K          | [15:8] | Res                       | eserved MOD_TYPE_K[1:0] Reserved MIN_PERIOD_K[9:8] |                                                                                                                                             |               |                    |                     |           | 0x0000                  | R/W    |     |
|        | _                 | [7:0]  |                           | MIN_PERIOD_K[7:0]                                  |                                                                                                                                             |               |                    |                     |           |                         | -      |     |
| 0x0249 | LED_PULSE<br>_K   | [15:8] |                           |                                                    |                                                                                                                                             | LED_WIDT      |                    |                     |           |                         | 0x0210 | R/W |

| Reg    | Name              | Bits   | Bit 15                    | Bit 14                                 | Bit 13            | Bit 12        | Bit 11                                      | Bit 10                                  | Bit 9                   | Bit 8             | Reset  | R/W |
|--------|-------------------|--------|---------------------------|----------------------------------------|-------------------|---------------|---------------------------------------------|-----------------------------------------|-------------------------|-------------------|--------|-----|
|        |                   |        | Bit 7                     | Bit 6                                  | Bit 5             | Bit 4         | Bit 3                                       | Bit 2                                   | Bit 1                   | Bit 0             |        |     |
|        |                   | [7:0]  |                           |                                        |                   | LED_OFFSE     | T_K[7:0]                                    |                                         |                         |                   |        |     |
| 0x024A | INTEG_<br>SETUP_K | [15:8] | SINGLE_<br>INTEG_K        | CH2_A                                  | MP_DISABL         | E_K[2:0]      | AFE_INT_C<br>_BUF_K                         | CH1_A                                   | MP_DISABL               | .E_K[2:0]         | 0x0003 | R/W |
|        |                   | [7:0]  | ADC_CC                    | OUNT_K[1:0]                            | Reserved          |               | INTE                                        | G_WIDTH_K                               | [4:0]                   |                   |        |     |
| 0x024B | INTEG_OS_<br>K    | [15:8] |                           | Reserved                               |                   |               | INTEG_                                      | _OFFSET_K                               | [12:8]                  |                   | 0x0214 | R/W |
|        |                   | [7:0]  |                           |                                        |                   | INTEG_OFFS    |                                             |                                         |                         |                   |        |     |
| 0x024C | MOD_<br>PULSE_K   | [15:8] |                           |                                        |                   | MOD_WIDT      |                                             |                                         |                         |                   | 0x0001 | R/W |
|        |                   | [7:0]  |                           |                                        |                   | MOD_OFFS      | ET_K[7:0]                                   |                                         |                         |                   |        |     |
| 0x024D | PATTERN_K         | [15:8] |                           | LED_DISA                               |                   |               |                                             | MOD_DISA                                |                         |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                           | SUBTRAC                                | CT_K[3:0]         |               |                                             | REVERSE_I                               |                         |                   |        |     |
| 0x024E | ADC_OFF1_<br>K    | [15:8] | Re                        | served                                 |                   |               | CH1_ADC_AD                                  | IUST_K[13:8]                            |                         |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                        | (                 | CH1_ADC_ADJ   |                                             |                                         |                         |                   |        |     |
| 0x024F | ADC_OFF2_<br>K    | [15:8] | ZERO_<br>ADJUST_K         | Reserved                               |                   |               | CH2_ADC_AD                                  | IUST_K[13:8]                            |                         |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                        |                   | CH2_ADC_ADJ   | IUST_K[7:0]                                 |                                         |                         |                   |        |     |
| 0x0250 | DATA_<br>FORMAT_K | [15:8] |                           | DARK_SHIFT_K[4:0] DARK_SIZE_K[2:0]     |                   |               |                                             |                                         | 0x0003                  | R/W               |        |     |
|        |                   | [7:0]  |                           | SIGNAL_SHIFT_K[4:0] SIGNAL_SIZE_K[2:0] |                   |               |                                             |                                         |                         |                   |        |     |
| 0x0252 | DECIMATE_<br>K    | [15:8] |                           | Reserved DECIMATE_FACTOR_K[6:4]        |                   |               |                                             |                                         | 0x0000                  | R/W               |        |     |
|        |                   | [7:0]  |                           | DECIMATE_FA                            | ACTOR_K[3:0       | -             |                                             | DECIMATE_                               |                         |                   |        |     |
| 0x0253 | DIGINT_LIT_<br>K  | [15:8] |                           |                                        |                   | Reserved      |                                             |                                         | LIT_<br>OFFSET_<br>K[8] |                   |        | R/W |
|        |                   | [7:0]  |                           |                                        | LIT_OFFSET_K[7:0] |               |                                             |                                         |                         |                   |        |     |
| 0x0254 | DIGINT_<br>DARK_K | [15:8] |                           |                                        |                   | DARK2_OFFS    | SET_K[8:1]                                  |                                         |                         |                   | 0x2306 | R/W |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>K[0] |                                        |                   | DARK          | 1_OFFSET_K[6                                | 5:0]                                    |                         |                   |        |     |
| 0x0255 | THRESH_<br>CFG_K  | [15:8] |                           |                                        |                   | Reserv        | ved                                         |                                         |                         |                   | 0x0000 | R/W |
|        |                   | [7:0]  | THRESH1_<br>CHAN_K        | THRESH1_<br>DIR_K                      | THRESH1           | I_TYPE_K[1:0] | THRESH0_<br>CHAN_K                          | THRESH0<br>_DIR_K                       |                         | H0_TYPE_<br>[1:0] | _      |     |
| 0x0256 | THRESH0_K         | [15:8] |                           | Reserved                               |                   |               | THRES                                       | H0_SHIFT_H                              | <[4:0]                  |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                        |                   | THRESH0_VA    | LUE_K[7:0]                                  |                                         |                         |                   |        |     |
| 0x0257 | THRESH1_K         | [15:8] |                           | Reserved                               |                   |               | THRES                                       | H1_SHIFT_H                              | <[4:0]                  |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                        |                   | THRESH1_VA    | LUE_K[7:0]                                  |                                         |                         |                   |        |     |
| 0x0260 | TS_CTRL_L         | [15:8] | SUB<br>SAMPLE_L           | CH2_EN_L                               | SAMPLE            | _TYPE_L[1:0]  |                                             | R_SELECTTIMESLOT<br>[1:0] OFFSET_L[9:8] |                         |                   | 0x0000 | R/W |
|        |                   | [7:0]  |                           |                                        | T                 | TIMESLOT_OF   | FSET_L[7:0]                                 |                                         |                         |                   |        |     |
| 0x0261 | TS_PATH_L         | [15:8] |                           | PRE_WID                                | TH_L[3:0]         |               | Reserved TS_GPIO_ AFE_<br>L PATH_<br>CFG_L[ |                                         |                         |                   | 0x40DA | R/W |
|        |                   | [7:0]  |                           |                                        |                   | AFE PATH C    | ۲۲۹_۱۵۲۹_۱۵<br>ATH_CFG_L[7:0]               |                                         |                         |                   |        |     |
| 0x0262 | INPUTS L          | [15:8] |                           | INP78                                  | L[3:0]            |               |                                             | Rese                                    | rved                    |                   | 0x0000 | R/W |
|        |                   | [ ]    |                           |                                        | - 1-141           |               |                                             | 1,000                                   |                         |                   |        |     |

| Reg    | Name              | Bits   | Bit 15                   | Bit 14            | Bit 13                | Bit 12                           | Bit 11                 | Bit 10           | Bit 9     | Bit 8                   | Reset  | R/W |
|--------|-------------------|--------|--------------------------|-------------------|-----------------------|----------------------------------|------------------------|------------------|-----------|-------------------------|--------|-----|
|        |                   |        | Bit 7                    | Bit 6             | Bit 5                 | Bit 4                            | Bit 3                  | Bit 2            | Bit 1     | Bit 0                   | -      |     |
|        |                   | [7:0]  |                          | Re                | served                |                                  |                        | INP12            | L[3:0]    |                         |        |     |
| 0x0263 | CATHODE_L         | [15:8] | Reserved                 |                   | PRECON_L[2            | 2:0]                             | VC2_PU                 | LSE_L[1:0]       | VC2       | _ALT_L[1:0]             | 0x0000 | R/W |
|        |                   | [7:0]  | VC2_SI                   | EL_L[1:0]         | VC1_P                 | ULSE_L[1:0]                      | VC1_A                  | LT_L[1:0]        | VC1       | _SEL_L[1:0]             | 1      |     |
| 0x0264 | AFE_TRIM_L        | [15:8] | Reserved                 | CH2_TRI           | M_INT_L[1:0]          | CH1_TRI                          | M_INT_L[1:0]           | VREF_<br>PULSE_L |           | E_TRIM_<br>EF_L[1:0]    | 0x03C0 | R/W |
|        |                   | [7:0]  | VREF_PULS                | E_VAL_L[1:        | 0] T                  | IA_GAIN_CH2                      | _L[2:0]                | TIA_             | GAIN_CH   | I1_L[2:0]               |        |     |
| 0x0265 | LED_<br>POW12_L   | [15:8] | LED_<br>DRIVESIDE2<br>_L |                   |                       | LED_                             | CURRENT2_L             | [6:0]            |           |                         | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE1<br>_L |                   |                       | LED_                             | CURRENT1_L             | [6:0]            |           |                         |        |     |
| 0x0266 | LED_<br>POW34_L   | [15:8] | LED_<br>DRIVESIDE4<br>_L |                   |                       | LED_                             | CURRENT4_L             | [6:0]            |           |                         | 0x0000 | R/W |
|        |                   | [7:0]  | LED_<br>DRIVESIDE3<br>_L |                   |                       |                                  |                        |                  |           |                         |        |     |
| 0x0267 | COUNTS_L          | [15:8] |                          |                   | NUM_INT_L[7:0]        |                                  |                        |                  |           |                         |        | R/W |
|        |                   | [7:0]  |                          | NUM_REPEAT_L[7:0] |                       |                                  |                        |                  |           |                         |        |     |
| 0x0268 | PERIOD_L          | [15:8] | Res                      | erved             | MOD_                  | TYPE_L[1:0]                      |                        | served           | MIN_P     | ERIOD_L[9:8]            | 0x0000 | R/W |
|        |                   | [7:0]  |                          |                   | MIN_PERIOD_L[7:0]     |                                  |                        |                  |           |                         |        |     |
| 0x0269 | LED_PULSE         | [15:8] |                          |                   | LED_WIDTH_L[7:0]      |                                  |                        |                  |           |                         | 0x0210 | R/W |
|        |                   | [7:0]  |                          |                   |                       | LED_OFFS                         |                        |                  |           |                         |        |     |
| 0x026A | INTEG_<br>SETUP_L | [15:8] | SINGLE_<br>INTEG_L       |                   | 2_AMP_DISABL          |                                  | AFE_INT_C<br>_BUF_L    |                  |           | BLE_L[2:0]              | 0x0003 | R/W |
|        |                   | [7:0]  | ADC_CO                   | UNT_L[1:0]        | Reserved              |                                  |                        | EG_WIDTH_L[      | -         |                         |        |     |
| 0x026B | INTEG_OS_L        | [15:8] |                          | Reserved          |                       |                                  |                        | G_OFFSET_L       | 12:8]     |                         | 0x0214 | R/W |
|        |                   | [7:0]  |                          |                   |                       | INTEG_OFFS                       |                        |                  |           |                         |        |     |
| 0x026C | MOD_<br>PULSE_L   | [15:8] |                          |                   |                       | MOD_WID1                         | "H_L[7:0]              |                  |           |                         | 0x0001 | R/W |
|        |                   | [7:0]  |                          |                   |                       | MOD_OFFS                         | ET_L[7:0]              |                  |           |                         |        |     |
| 0x026D | PATTERN_L         | [15:8] |                          | LED_DIS           | SABLE_L[3:0]          |                                  |                        | MOD_DISA         | BLE_L[3:0 | ]                       | 0x0000 | R/W |
|        |                   | [7:0]  |                          | SUBTR             | ACT_L[3:0]            |                                  |                        | REVERSE_I        | ITEG_L[3  | :0]                     |        |     |
| 0x026E | ADC_OFF1_<br>L    | [15:8] | Res                      | erved             |                       |                                  | CH1_ADC_AE             | DJUST_L[13:8]    |           |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                          |                   |                       | CH1_ADC_AD                       | JUST_L[7:0]            |                  |           |                         |        |     |
| 0x026F | ADC_OFF2_<br>L    | [15:8] | ZERO_<br>ADJUST_L        | Reserved          | d                     | CH2_ADC_ADJUST_L[13:8]           |                        |                  |           |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                          |                   | CH2_ADC_ADJUST_L[7:0] |                                  |                        |                  |           |                         |        |     |
| 0x0270 | DATA_<br>FORMAT_L | [15:8] |                          |                   |                       | RK_SHIFT_L[4:0] DARK_SIZE_L[2:0] |                        |                  |           | 0x0003                  | R/W    |     |
|        |                   | [7:0]  |                          | SI                | IGNAL_SHIFT_          | L[4:0]                           | SIGNAL_SIZE_L[2:0]     |                  |           |                         |        |     |
| 0x0272 | DECIMATE_L        | [15:8] |                          |                   | Reserved              |                                  | DECIMATE_FACTOR_L[6:4] |                  |           |                         | 0x0000 | R/W |
|        |                   | [7:0]  |                          | DECIMATE_         | FACTOR_L[3:0          |                                  |                        | DECIMATE_        | TYPE_L[3  | :0]                     |        |     |
| 0x0273 | DIGINT_LIT_<br>L  | [15:8] |                          |                   |                       | Reserved                         |                        |                  |           | LIT_<br>OFFSET_<br>L[8] | 0x0026 | R/W |

| Reg    | Name              | Bits   | Bit 15                    | Bit 14            | Bit 13              | Bit 12        | Bit 11             | Bit 10            | Bit 9 | Bit 8               | Reset  | R/W |  |
|--------|-------------------|--------|---------------------------|-------------------|---------------------|---------------|--------------------|-------------------|-------|---------------------|--------|-----|--|
|        |                   |        | Bit 7                     | Bit 6             | Bit 5               | Bit 4         | Bit 3              | Bit 2             | Bit 1 | Bit 0               | -      |     |  |
|        |                   | [7:0]  |                           |                   |                     | LIT_OFFSE     | T_L[7:0]           |                   |       |                     |        |     |  |
| 0x0274 | DIGINT_<br>DARK_L | [15:8] |                           |                   |                     | DARK2_OFFS    | ET_L[8:1]          |                   |       |                     | 0x2306 | R/W |  |
|        |                   | [7:0]  | DARK2_<br>OFFSET_<br>L[0] |                   | DARK1_OFFSET_L[6:0] |               |                    |                   |       |                     |        |     |  |
| 0x0275 | THRESH_<br>CFG_L  | [15:8] |                           |                   |                     | Reserv        | ed                 |                   |       |                     | 0x0000 | R/W |  |
|        |                   | [7:0]  | THRESH1_<br>CHAN_L        | THRESH1_<br>DIR_L | THRESH              | 1_TYPE_L[1:0] | THRESH0_<br>CHAN_L | THRESH0<br>_DIR_L |       | SH0_TYPE_<br>L[1:0] |        |     |  |
| 0x0276 | THRESH0_L         | [15:8] |                           | Reserved          |                     |               | THRE               | SH0_SHIFT_L       | [4:0] |                     | 0x0000 | R/W |  |
|        |                   | [7:0]  |                           |                   |                     | THRESH0_VAL   | _UE_L[7:0]         |                   |       |                     |        |     |  |
| 0x0277 | THRESH1_L         | [15:8] |                           | Reserved          |                     |               | THRE               | SH1_SHIFT_L       | [4:0] |                     | 0x0000 | R/W |  |
|        |                   | [7:0]  |                           |                   |                     | THRESH1_VAL   | _UE_L[7:0]         |                   |       |                     |        |     |  |

# **GLOBAL CONFIGURATION REGISTERS**

#### Table 26. Global Configuration Register Details

| Addr   | Name     | Bits    | Bit Name          | Description                                                                                                                                                                                                                                    | Reset  | Access |
|--------|----------|---------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|
| 0x000D | TS_FREQ  | [15:0]  | TIMESLOT_PERIOD_L | Lower 16 bits of time slot period in low frequency oscillator cycles. The time slot rate is (low frequency oscillator frequency) ÷ (TIMESLOT_PERIOD_x). The default value operates at 100 Hz when using the 1 MHz low frequency oscillator.    | 0x2710 | R/W    |
| 0x000E | TS_FREQH | [15:7]  | Reserved          | Reserved.                                                                                                                                                                                                                                      | 0x0    | R      |
|        |          | [6:0]   | TIMESLOT_PERIOD_H | Upper seven bits of time slot period in low frequency oscillator cycles. The time slot rate is (low frequency oscillator frequency) ÷ (TIMESLOT_PERIOD_x). The default value operates at 100 Hz when using the 1 MHz low frequency oscillator. | 0x0    | R/W    |
| 0x000F | SYS_CTL  | 15      | SW_RESET          | Software Reset. Write 1 to this bit to assert a software reset, which stops all AFE operations and resets the device to its default values. Software reset does not reset the SPI port.                                                        | 0x0    | R/W    |
|        |          | [14:10] | Reserved          | Reserved.                                                                                                                                                                                                                                      | 0x0    | R      |
|        |          | [9:8]   | ALT_CLOCKS        | External Clock Select.                                                                                                                                                                                                                         | 0x0    | R/W    |
|        |          |         |                   | 00: use internal low frequency oscillator and high frequency oscillator.                                                                                                                                                                       |        |        |
|        |          |         |                   | 01: use external low frequency oscillator.                                                                                                                                                                                                     |        |        |
|        |          |         |                   | 02: use external high frequency oscillator and internal low frequency oscillator.                                                                                                                                                              |        |        |
|        |          |         |                   | 03: use external high frequency oscillator and generate low frequency oscillator from high frequency oscillator.                                                                                                                               |        |        |
|        |          | [7:6]   | ALT_CLK_GPIO      | Alternate Clock GPIO Select.                                                                                                                                                                                                                   | 0x0    | R/W    |
|        |          |         |                   | 00: use GPIO0 for alternate clock.                                                                                                                                                                                                             |        |        |
|        |          |         |                   | 01: use GPIO1 for alternate clock.                                                                                                                                                                                                             |        |        |
|        |          | [5:3]   | Reserved          | Write 0x0.                                                                                                                                                                                                                                     | 0x0    | R/W    |
|        |          | 2       | LFOSC_SEL         | Selects low frequency oscillator. This bit selects between the 32 kHz and 1 MHz low speed oscillator.                                                                                                                                          | 0x0    | R/W    |
|        |          |         |                   | 0: use the 32 kHz oscillator as the low frequency clock.                                                                                                                                                                                       |        |        |
|        |          |         |                   | 1: use the 1 MHz oscillator as the low frequency clock.                                                                                                                                                                                        |        |        |
|        |          | 1       | OSC_1M_EN         | Enables 1 MHz low frequency oscillator. This bit turns on the 1 MHz low<br>frequency oscillator, which must be left running during all operations while<br>using this oscillator.                                                              | 0x0    | R/W    |
|        |          | 0       | OSC_32K_EN        | Enables 32 kHz low frequency oscillator. This bit turns on the 32 kHz low frequency oscillator, which must be left running during all operations while using this oscillator.                                                                  | 0x0    | R/W    |
| )x0010 | OPMODE   | [15:12] | Reserved          | Reserved.                                                                                                                                                                                                                                      | 0x0    | R      |
|        |          | [11:8]  | TIMESLOT EN       | Time Slot Enable Control.                                                                                                                                                                                                                      | 0x0    | R/W    |
|        |          |         | _                 | 0000: Time Slot Sequence A only.                                                                                                                                                                                                               |        |        |
|        |          |         |                   | 0001: Time Slot Sequence AB.                                                                                                                                                                                                                   |        |        |
|        |          |         |                   | 0010: Time Slot Sequence ABC.                                                                                                                                                                                                                  |        |        |
|        |          |         |                   | 0011: Time Slot Sequence ABCD.                                                                                                                                                                                                                 |        |        |
|        |          |         |                   | 0100: Time Slot Sequence ABCDE.                                                                                                                                                                                                                |        |        |
|        |          |         |                   | 0101: Time Slot Sequence ABCDEF.                                                                                                                                                                                                               |        |        |
|        |          |         |                   | 0110: Time Slot Sequence ABCDEFG.                                                                                                                                                                                                              |        |        |
|        |          |         |                   | 0111: Time Slot Sequence ABCDEFGH.                                                                                                                                                                                                             |        |        |
|        |          |         |                   | 1000: Time Slot Sequence ABCDEFGHI.                                                                                                                                                                                                            |        |        |
|        |          |         |                   | 1001: Time Slot Sequence ABCDEFGHIJ.                                                                                                                                                                                                           |        |        |
|        |          |         |                   | 1010: Time Slot Sequence ABCDEFGHIJK.                                                                                                                                                                                                          |        |        |
|        |          |         |                   | 1011: Time Slot Sequence ABCDEFGHIJKL.                                                                                                                                                                                                         |        |        |
|        |          | [7:1]   | Reserved          | Reserved.                                                                                                                                                                                                                                      | 0x0    | R      |

# Table 26. Global Configuration Register Details

| Addr  | Name        | Bits    | Bit Name     | Description                                                                     | Reset | Access |
|-------|-------------|---------|--------------|---------------------------------------------------------------------------------|-------|--------|
|       |             | 0       | OP_MODE      | Operating Mode Selection.                                                       | 0x0   | R/W    |
|       |             |         |              | 0: standby.                                                                     |       |        |
|       |             |         |              | 1: go mode. Operate selected time slots.                                        |       |        |
| x0020 | INPUT_SLEEP | [15:12] | INP_SLEEP_78 | Input Pair Sleep State for IN7 and IN8 Inputs.                                  | 0x0   | R/W    |
|       |             |         |              | 0x0: both inputs float.                                                         |       |        |
|       |             |         |              | 0x1: floating short of IN7 to IN8. Only if PAIR78 is set to 1.                  |       |        |
|       |             |         |              | 0x2: IN7 and IN8 connected to VC1. Also shorted together if PAIR78 is set to 1. |       |        |
|       |             |         |              | 0x3: IN7 and IN8 connected to VC2. Also shorted together if PAIR78 is set to 1. |       |        |
|       |             |         |              | 0x4: IN7 connected to VC1. IN8 floating.                                        |       |        |
|       |             |         |              | 0x5: IN7 connected to VC1. IN8 connected to VC2.                                |       |        |
|       |             |         |              | 0x6: IN7 connected to VC2. IN8 floating.                                        |       |        |
|       |             |         |              | 0x7: IN7 connected to VC2. IN8 connected to VC1.                                |       |        |
|       |             |         |              | 0x8: IN7 floating. IN8 connected to VC1.                                        |       |        |
|       |             |         |              | 0x9: IN7 floating. IN8 connected to VC2.                                        |       |        |
|       |             | [11:4]  | Reserved     | Reserved.                                                                       | 0x0   | R      |
|       |             | [3:0]   | INP_SLEEP_12 | Input Pair Sleep State for IN1 and IN2 Inputs.                                  | 0x0   | R/W    |
|       |             |         |              | 0x0: both inputs float.                                                         |       |        |
|       |             |         |              | 0x1: floating short of IN1 to IN2. Only if PAIR12 is set to 1.                  |       |        |
|       |             |         |              | 0x2: IN1 and IN2 connected to VC1. Also shorted together if PAIR12 is set to 1. |       |        |
|       |             |         |              | 0x3: IN1 and IN2 connected to VC2. Also shorted together if PAIR12 is set to 1. |       |        |
|       |             |         |              | 0x4: IN1 connected to VC1. IN2 floating.                                        |       |        |
|       |             |         |              | 0x5: IN1 connected to VC1. IN2 connected to VC2.                                |       |        |
|       |             |         |              | 0x6: IN1 connected to VC2. IN2 floating.                                        |       |        |
|       |             |         |              | 0x7: IN1 connected to VC2. IN2 connected to VC1.                                |       |        |
|       |             |         |              | 0x8: IN1 floating. IN2 connected to VC1.                                        |       |        |
|       |             |         |              | 0x9: IN1 floating. IN2 connected to VC2.                                        |       |        |
| x0021 | INPUT_CFG   | [15:8]  | Reserved     | Reserved.                                                                       | 0x0   | R      |
|       |             | [7:6]   | VC2_SLEEP    | VC2 Sleep State.                                                                | 0x0   | R/W    |
|       |             |         |              | 0: VC2 set to AVDD during sleep.                                                |       |        |
|       |             |         |              | 1: VC2 set to ground during sleep.                                              |       |        |
|       |             |         |              | 10: VC2 floating during sleep.                                                  |       |        |
|       |             | [5:4]   | VC1_SLEEP    | VC1 Sleep State.                                                                | 0x0   | R/W    |
|       |             |         |              | 0: VC1 set to AVDD during sleep.                                                |       |        |
|       |             |         |              | 1: VC1 set to ground during sleep.                                              |       |        |
|       |             |         |              | 10: VC1 floating during sleep.                                                  |       |        |
|       |             | 3       | PAIR78       | Input Pair Configuration.                                                       | 0x0   | R/W    |
|       |             |         |              | 0: IN7 and IN8 configured as two single-ended inputs.                           |       |        |
|       |             |         |              | 1: IN7 and IN8 configured as a differential pair.                               |       |        |
|       |             | [2:1]   | Reserved     | Reserved.                                                                       | 0x0   | R      |
|       |             | 0       | PAIR12       | Input Pair Configuration.                                                       | 0x0   | R/W    |
|       |             |         |              | 0: IN1 and IN2 configured as two single-ended inputs.                           |       |        |
|       |             |         |              | 1: IN1 and IN2 configured as a differential pair.                               |       |        |

# INTERRUPT STATUS AND CONTROL REGISTERS

#### Table 27. Interrupt Status and Control Register Details

| Addr   | Name            | Bits    | Bit Name        | Description                                                                                                                                                                                                                                                                                                       | Reset | Access <sup>1</sup> |
|--------|-----------------|---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|
| 0x0000 | FIFO_STATUS     | 15      | CLEAR_FIFO      | Clear FIFO. Write a 1 to empty the FIFO while the FIFO is not<br>being accessed, which resets FIFO_BYTE_COUNT and clears the<br>INT_FIFO_OFLOW, INT_FIFO_UFLOW, and INT_FIFO_TH status<br>bits.                                                                                                                   | 0x0   | R/W1C               |
|        |                 | 14      | INT_FIFO_UFLOW  | FIFO Underflow Error. This bit is set when the FIFO is read while<br>empty. Write 1 to this bit to clear the interrupt. This bit is also cleared<br>if the FIFO is cleared using the CLEAR_FIFO bit.                                                                                                              | 0x0   | R/W1C               |
|        |                 | 13      | INT_FIFO_OFLOW  | FIFO Overflow Error. This bit is set when data was not written to the FIFO due to lack of space. Write 1 to this bit to clear the interrupt. This bit is also cleared if the FIFO is cleared with the CLEAR_FIFO bit.                                                                                             | 0x0   | R/W1C               |
|        |                 | [12:11] | Reserved        | Reserved.                                                                                                                                                                                                                                                                                                         | 0x0   | R                   |
|        |                 | [10:0]  | FIFO_BYTE_COUNT | This field indicates the number of bytes in the FIFO.                                                                                                                                                                                                                                                             | 0x0   | R                   |
| 0x0001 | INT_STATUS_DATA | 15      | INT_FIFO_TH     | FIFO_TH Interrupt Status. This bit is set during a FIFO write when<br>the number of bytes in the FIFO exceeds the FIFO_TH register<br>value. Write 1 to this bit to clear this interrupt. This bit can also be<br>automatically cleared when the FIFO_DATA register is read if the<br>INT_ACLEAR_FIFO bit is set. | 0x0   | R/W1C               |
|        |                 | [14:12] | Reserved        | Reserved.                                                                                                                                                                                                                                                                                                         | 0x0   | R                   |
|        |                 | 11      | INT_DATA_L      | Time Slot L Data Register Interrupt Status. This bit is set every time<br>the Time Slot L data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot L data registers are read if the INT_ACLEAR_DATA_L bit is set.                  | 0x0   | R/W1C               |
|        |                 | 10      | INT_DATA_K      | Time Slot K Data Register Interrupt Status. This bit is set every time<br>the Time Slot K data registers get updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot K data registers are read if the INT_ACLEAR_DATA_K bit is set.                  | 0x0   | R/W1C               |
|        |                 | 9       | INT_DATA_J      | Time Slot J Data Register Interrupt Status. This bit is set every time<br>the Time Slot J data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot J data registers are read if the INT_ACLEAR_DATA_J bit is set.                  | 0x0   | R/W1C               |
|        |                 | 8       | INT_DATA_I      | Time Slot I Data Register Interrupt Status. This bit is set every time<br>the Time Slot I data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot I data registers are read if the INT_ACLEAR_DATA_I bit is set.                  | 0x0   | R/W1C               |
|        |                 | 7       | INT_DATA_H      | Time Slot H Data Register Interrupt Status. This bit is set every time<br>the Time Slot H data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot H data registers are read if the INT_ACLEAR_DATA_H bit is set.                  | 0x0   | R/W1C               |
|        |                 | 6       | INT_DATA_G      | Time Slot G Data Register Interrupt Status. This bit is set every time<br>the Time Slot G data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot G data registers are read if the INT_ACLEAR_DATA_G bit is<br>set.               | 0x0   | R/W1C               |
|        |                 | 5       | INT_DATA_F      | Time Slot F Data Register Interrupt Status. This bit is set every time<br>the Time Slot F data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot F data registers are read if the INT_ACLEAR_DATA_F bit is set.                  | 0x0   | R/W1C               |
|        |                 | 4       | INT_DATA_E      | Time Slot E Data Register Interrupt Status. This bit is set every time<br>the Time Slot E data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot E data registers are read if the INT_ACLEAR_DATA_E bit is set.                  | 0x0   | R/W1C               |

#### Table 27. Interrupt Status and Control Register Details

| Addr   | Name            | Bits    | Bit Name   | Description                                                                                                                                                                                                                                                                                      | Reset | Access <sup>1</sup> |
|--------|-----------------|---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|
|        |                 | 3       | INT_DATA_D | Time Slot D Data Register Interrupt Status. This bit is set every time<br>the Time Slot D data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot D data registers are read if the INT_ACLEAR_DATA_D bit is set. | 0x0   | R/W1C               |
|        |                 | 2       | INT_DATA_C | Time Slot C Data Register Interrupt Status. This bit is set every time<br>the Time Slot C data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot C data registers are read if the INT_ACLEAR_DATA_C bit is set. | 0x0   | R/W1C               |
|        |                 | 1       | INT_DATA_B | Time Slot B Data Register Interrupt Status. This bit is set every time<br>the Time Slot B data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot B data registers are read if the INT_ACLEAR_DATA_B bit is set. | 0x0   | R/W1C               |
|        |                 | 0       | INT_DATA_A | Time Slot A Data Register Interrupt Status. This bit is set every time<br>the Time Slot A data registers are updated. Write 1 to this bit to clear<br>the interrupt. The interrupt is cleared automatically when the Time<br>Slot A data registers are read if the INT_ACLEAR_DATA_A bit is set. | 0x0   | R/W1C               |
| 0x0002 | INT_STATUS_LEV0 | [15:12] | Reserved   | Reserved.                                                                                                                                                                                                                                                                                        | 0x0   | R                   |
|        |                 | 11      | INT_LEV0_L | Time Slot L Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 10      | INT_LEV0_K | Time Slot K Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 9       | INT_LEV0_J | Time Slot J Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 8       | INT_LEV0_I | Time Slot I Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 7       | INT_LEV0_H | Time Slot H Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 6       | INT_LEV0_G | Time Slot G Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 5       | INT_LEV0_F | Time Slot F Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 4       | INT_LEV0_E | Time Slot E Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 3       | INT_LEV0_D | Time Slot D Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 2       | INT_LEV0_C | Time Slot C Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 1       | INT_LEV0_B | Time Slot B Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 0       | INT_LEV0_A | Time Slot A Level 0 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
| 0x0003 | INT_STATUS_LEV1 | [15:12] | Reserved   | Reserved.                                                                                                                                                                                                                                                                                        | 0x0   | R                   |
|        |                 | 11      | INT_LEV1_L | Time Slot L Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 10      | INT_LEV1_K | Time Slot K Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 9       | INT_LEV1_J | Time Slot J Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 8       | INT_LEV1_I | Time Slot I Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
|        |                 | 7       | INT_LEV1_H | Time Slot H Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                                                                                                                                                         | 0x0   | R/W1C               |
| Addr  | Name       | Bits    | Bit Name          | Description                                                                                                                                                            | Reset | Access |
|-------|------------|---------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
|       |            | 6       | INT_LEV1_G        | Time Slot G Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                               | 0x0   | R/W1C  |
|       |            | 5       | INT_LEV1_F        | Time Slot F Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                               | 0x0   | R/W1C  |
|       |            | 4       | INT_LEV1_E        | Time Slot E Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                               | 0x0   | R/W1C  |
|       |            | 3       | INT_LEV1_D        | Time Slot D Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                               | 0x0   | R/W1C  |
|       |            | 2       | INT_LEV1_C        | Time Slot C Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                               | 0x0   | R/W1C  |
|       |            | 1       | INT_LEV1_B        | Time Slot B Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                               | 0x0   | R/W1C  |
|       |            | 0       | INT_LEV1_A        | Time Slot A Level 1 Interrupt Status. This bit is set during a data register update when the configured criteria is met.                                               | 0x0   | R/W1C  |
| x0007 | INT_ACLEAR | 15      | INT_ACLEAR_FIFO   | FIFO Threshold Interrupt Autoclear Enable. Set this bit to enable automatic clearing of the FIFO_TH interrupt each time the FIFO is read.                              | 0x1   | R/W    |
|       |            | [14:12] | Reserved          | Reserved.                                                                                                                                                              | 0x0   | R      |
|       |            | 11      | INT_ACLEAR_DATA_L | Time Slot L Interrupt Autoclear Enable. Set this bit to enable<br>automatic clearing of the INT_DATA_L interrupt each time the Time<br>Slot L data registers are read. | 0x1   | R/W    |
|       |            | 10      | INT_ACLEAR_DATA_K | Time Slot K Interrupt Autoclear Enable. Set this bit to enable<br>automatic clearing of the INT_DATA_K interrupt each time the Time<br>Slot K data registers are read. | 0x1   | R/W    |
|       |            | 9       | INT_ACLEAR_DATA_J | Time Slot J Interrupt Autoclear Enable. Set this bit to enable<br>automatic clearing of the INT_DATA_J interrupt each time the Time<br>Slot J data registers are read. | 0x1   | R/W    |
|       |            | 8       | INT_ACLEAR_DATA_I | Time Slot I Interrupt Autoclear Enable. Set this bit to enable<br>automatic clearing of the INT_DATA_I interrupt each time the Time<br>Slot I data registers are read. | 0x1   | R/W    |
|       |            | 7       | INT_ACLEAR_DATA_H | Time Slot H Interrupt Autoclear Enable. Set this bit to enable<br>automatic clearing of the INT_DATA_H interrupt each time the Time<br>Slot H data registers are read. | 0x1   | R/W    |
|       |            | 6       | INT_ACLEAR_DATA_G | Time Slot G Interrupt Autoclear Enable. Set this bit to enable automatic clearing of the INT_DATA_G interrupt each time the Time Slot G data registers are read.       | 0x1   | R/W    |
|       |            | 5       | INT_ACLEAR_DATA_F | Time Slot F Interrupt Autoclear Enable. Set this bit to enable<br>automatic clearing of the INT_DATA_F interrupt each time the Time<br>Slot F data registers are read. | 0x1   | R/W    |
|       |            | 4       | INT_ACLEAR_DATA_E | Time Slot E Interrupt Autoclear Enable. Set this bit to enable<br>automatic clearing of the INT_DATA_E interrupt each time the Time<br>Slot E data register is read.   | 0x1   | R/W    |
|       |            | 3       | INT_ACLEAR_DATA_D | Time Slot D Interrupt Autoclear Enable. Set this bit to enable automatic clearing of the INT_DATA_D interrupt each time the Time Slot D data registers are read.       | 0x1   | R/W    |
|       |            | 2       | INT_ACLEAR_DATA_C | Time Slot C Interrupt Autoclear Enable. Set this bit to enable automatic clearing of the INT_DATA_C interrupt each time the Time Slot C data registers are read.       | 0x1   | R/W    |
|       |            | 1       | INT_ACLEAR_DATA_B | Time Slot B Interrupt Autoclear Enable. Set this bit to enable automatic clearing of the INT_DATA_B interrupt each time the Time Slot B data registers are read.       | 0x1   | R/W    |

| Addr  | Name          | Bits | Bit Name           | Description                                                                                                                                                      | Reset | Access |
|-------|---------------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
|       |               | 0    | INT_ACLEAR_DATA_A  | Time Slot A Interrupt Autoclear Enable. Set this bit to enable automatic clearing of the INT_DATA_A interrupt each time the Time Slot A data registers are read. | 0x1   | R/W    |
| x0014 | INT_ENABLE_XD | 15   | INTX_EN_FIFO_TH    | INT_FIFO_TH Interrupt Enable. Write a 1 to this bit to enable the<br>drive of the FIFO threshold status on Interrupt X.                                          | 0x0   | R/W    |
|       |               | 14   | INTX_EN_FIFO_UFLOW | INT_FIFO_UFLOW Interrupt Enable for Interrupt X. Write a 1 to this bit to enable drive of the FIFO underflow status on Interrupt X.                              | 0x0   | R/W    |
|       |               | 13   | INTX_EN_FIFO_OFLOW | INT_FIFO_OFLOW Interrupt Enable for Interrupt X. Write a 1 to this bit to enable drive of the FIFO overflow status on Interrupt X.                               | 0x0   | R/W    |
|       |               | 12   | Reserved           | Reserved.                                                                                                                                                        | 0x0   | R      |
|       |               | 11   | INTX_EN_DATA_L     | INT_DATA_L Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_L status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 10   | INTX_EN_DATA_K     | INT_DATA_K Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_K status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 9    | INTX_EN_DATA_J     | INT_DATA_J Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_J status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 8    | INTX_EN_DATA_I     | INT_DATA_I Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_I status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 7    | INTX_EN_DATA_H     | INT_DATA_H Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_H status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 6    | INTX_EN_DATA_G     | INT_DATA_G Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_G status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 5    | INTX_EN_DATA_F     | INT_DATA_F Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_F status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 4    | INTX_EN_DATA_E     | INT_DATA_E Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_E status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 3    | INTX_EN_DATA_D     | INT_DATA_D Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_D status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 2    | INTX_EN_DATA_C     | INT_DATA_C Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_C status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 1    | INTX_EN_DATA_B     | INT_DATA_B Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_B status on Interrupt X.                                                          | 0x0   | R/W    |
|       |               | 0    | INTX_EN_DATA_A     | INT_DATA_A Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_A status on Interrupt X.                                                          | 0x0   | R/W    |
| x0015 | INT_ENABLE_YD | 15   | INTY_EN_FIFO_TH    | INT_FIFO_TH Interrupt Enable. Write a 1 to this bit to enable drive of the FIFO threshold status on Interrupt Y.                                                 | 0x0   | R/W    |
|       |               | 14   | INTY_EN_FIFO_UFLOW | INT_FIFO_UFLOW Interrupt Enable for Interrupt Y. Write a 1 to this<br>bit to enable drive of the FIFO underflow status on Interrupt Y.                           | 0x0   | R/W    |
|       |               | 13   | INTY_EN_FIFO_OFLOW | INT_FIFO_OFLOW Interrupt Enable for Interrupt Y. Write a 1 to this bit to enable drive of the FIFO overflow status on Interrupt Y.                               | 0x0   | R/W    |
|       |               | 12   | Reserved           | Reserved.                                                                                                                                                        | 0x0   | R      |
|       |               | 11   | INTY_EN_DATA_L     | INT_DATA_L Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_L status on Interrupt Y.                                                          | 0x0   | R/W    |
|       |               | 10   | INTY_EN_DATA_K     | INT_DATA_K Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_K status on Interrupt Y.                                                          | 0x0   | R/W    |
|       |               | 9    | INTY_EN_DATA_J     | INT_DATA_J Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_J status on Interrupt Y.                                                          | 0x0   | R/W    |
|       |               | 8    | INTY_EN_DATA_I     | INT_DATA_I Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_I status on Interrupt Y.                                                          | 0x0   | R/W    |
|       |               | 7    | INTY_EN_DATA_H     | INT_DATA_H Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_H status on Interrupt Y.                                                          | 0x0   | R/W    |

| Addr  | Name           | Bits    | Bit Name       | Description                                                                                                | Reset | Access |
|-------|----------------|---------|----------------|------------------------------------------------------------------------------------------------------------|-------|--------|
|       |                | 6       | INTY_EN_DATA_G | INT_DATA_G Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_G status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 5       | INTY_EN_DATA_F | INT_DATA_F Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_F status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 4       | INTY_EN_DATA_E | INT_DATA_E Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_E status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 3       | INTY_EN_DATA_D | INT_DATA_D Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_D status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 2       | INTY_EN_DATA_C | INT_DATA_C Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_C status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 1       | INTY_EN_DATA_B | INT_DATA_B Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_B status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 0       | INTY_EN_DATA_A | INT_DATA_A Interrupt Enable. Write a 1 to this bit to enable drive of INT_DATA_A status on Interrupt Y.    | 0x0   | R/W    |
| <0016 | INT_ENABLE_XL0 | [15:12] | Reserved       | Reserved.                                                                                                  | 0x0   | R      |
|       |                | 11      | INTX_EN_LEV0_L | INT_LEV0_L Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_L status on Interrupt X.    | 0x0   | R/W    |
|       |                | 10      | INTX_EN_LEV0_K | INT_LEV0_K Interrupt Enable. Write a 1 to this bit to enable drive of<br>INT_LEV0_K status on Interrupt X. | 0x0   | R/W    |
|       |                | 9       | INTX_EN_LEV0_J | INT_LEV0_J Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_J status on Interrupt X.    | 0x0   | R/W    |
|       |                | 8       | INTX_EN_LEV0_I | INT_LEV0_I Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_I status on Interrupt X.    | 0x0   | R/W    |
|       |                | 7       | INTX_EN_LEV0_H | INT_LEV0_H Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_H status on Interrupt X.    | 0x0   | R/W    |
|       |                | 6       | INTX_EN_LEV0_G | INT_LEV0_G Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_G status on Interrupt X.    | 0x0   | R/W    |
|       |                | 5       | INTX_EN_LEV0_F | INT_LEV0_F Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_F status on Interrupt X.    | 0x0   | R/W    |
|       |                | 4       | INTX_EN_LEV0_E | INT_LEV0_E Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_E status on Interrupt X.    | 0x0   | R/W    |
|       |                | 3       | INTX_EN_LEV0_D | INT_LEV0_D Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_D status on Interrupt X.    | 0x0   | R/W    |
|       |                | 2       | INTX_EN_LEV0_C | INT_LEV0_C Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_C status on Interrupt X.    | 0x0   | R/W    |
|       |                | 1       | INTX_EN_LEV0_B | INT_LEV0_B Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_B status on Interrupt X.    | 0x0   | R/W    |
|       |                | 0       | INTX_EN_LEV0_A | INT_LEV0_A Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_A status on Interrupt X.    | 0x0   | R/W    |
| <0017 | INT_ENABLE_XL1 | [15:12] | Reserved       | Reserved.                                                                                                  | 0x0   | R      |
|       |                | 11      | INTX_EN_LEV1_L | INT_LEV1_L Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_L status on Interrupt X.    | 0x0   | R/W    |
|       |                | 10      | INTX_EN_LEV1_K | INT_LEV1_K Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_K status on Interrupt X.    | 0x0   | R/W    |
|       |                | 9       | INTX_EN_LEV1_J | INT_LEV1_J Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_J status on Interrupt X.    | 0x0   | R/W    |
|       |                | 8       | INTX_EN_LEV1_I | INT_LEV1_I Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_I status on Interrupt X.    | 0x0   | R/W    |
|       |                | 7       | INTX_EN_LEV1_H | INT_LEV1_H Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_H status on Interrupt X.    | 0x0   | R/W    |

| Addr  | Name           | Bits    | Bit Name       | Description                                                                                                | Reset | Access |
|-------|----------------|---------|----------------|------------------------------------------------------------------------------------------------------------|-------|--------|
|       |                | 6       | INTX_EN_LEV1_G | INT_LEV1_G Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_G status on Interrupt X.    | 0x0   | R/W    |
|       |                | 5       | INTX_EN_LEV1_F | INT_LEV1_F Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_F status on Interrupt X.    | 0x0   | R/W    |
|       |                | 4       | INTX_EN_LEV1_E | INT_LEV1_E Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_E status on Interrupt X.    | 0x0   | R/W    |
|       |                | 3       | INTX_EN_LEV1_D | INT_LEV1_D Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_D status on Interrupt X.    | 0x0   | R/W    |
|       |                | 2       | INTX_EN_LEV1_C | INT_LEV1_C Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_C status on Interrupt X.    | 0x0   | R/W    |
|       |                | 1       | INTX_EN_LEV1_B | INT_LEV1_B Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_B status on Interrupt X.    | 0x0   | R/W    |
|       |                | 0       | INTX_EN_LEV1_A | INT_LEV1_A Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_A status on Interrupt X.    | 0x0   | R/W    |
| x001A | INT_ENABLE_YL0 | [15:12] | Reserved       | Reserved.                                                                                                  | 0x0   | R      |
|       |                | 11      | INTY_EN_LEV0_L | INT_LEV0_L Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_L status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 10      | INTY_EN_LEV0_K | INT_LEV0_K Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_K status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 9       | INTY_EN_LEV0_J | INT_LEV0_J Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_J status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 8       | INTY_EN_LEV0_I | INT_LEV0_I Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_I status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 7       | INTY_EN_LEV0_H | INT_LEV0_H Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_H status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 6       | INTY_EN_LEV0_G | INT_LEV0_G Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_G status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 5       | INTY_EN_LEV0_F | INT_LEV0_F Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_F status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 4       | INTY_EN_LEV0_E | INT_LEV0_E Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_E status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 3       | INTY_EN_LEV0_D | INT_LEV0_D Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_D status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 2       | INTY_EN_LEV0_C | INT_LEV0_C Interrupt Enable. Write a 1 to this bit to enable drive of<br>INT_LEV0_C status on Interrupt Y. | 0x0   | R/W    |
|       |                | 1       | INTY_EN_LEV0_B | INT_LEV0_B Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_B status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 0       | INTY_EN_LEV0_A | INT_LEV0_A Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV0_A status on Interrupt Y.    | 0x0   | R/W    |
| (001B | INT_ENABLE_YL1 | [15:12] | Reserved       | Reserved.                                                                                                  | 0x0   | R      |
|       |                | 11      | INTY_EN_LEV1_L | INT_LEV1_L Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_L status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 10      | INTY_EN_LEV1_K | INT_LEV1_K Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_K status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 9       | INTY_EN_LEV1_J | INT_LEV1_J Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_J status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 8       | INTY_EN_LEV1_I | INT_LEV1_I Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_I status on Interrupt Y.    | 0x0   | R/W    |
|       |                | 7       | INTY_EN_LEV1_H | INT_LEV1_H Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_H status on Interrupt Y.    | 0x0   | R/W    |

### Table 27. Interrupt Status and Control Register Details

| Addr   | Name              | Bits   | Bit Name       | Description                                                                                                                                                                                               | Reset | Access <sup>1</sup> |
|--------|-------------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|
|        |                   | 6      | INTY_EN_LEV1_G | INT_LEV1_G Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_G status on Interrupt Y.                                                                                                   | 0x0   | R/W                 |
|        |                   | 5      | INTY_EN_LEV1_F | INT_LEV1_F Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_F status on Interrupt Y.                                                                                                   | 0x0   | R/W                 |
|        |                   | 4      | INTY_EN_LEV1_E | INT_LEV1_E Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_E status on Interrupt Y.                                                                                                   | 0x0   | R/W                 |
|        |                   | 3      | INTY_EN_LEV1_D | INT_LEV1_D Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_D status on Interrupt Y.                                                                                                   | 0x0   | R/W                 |
|        |                   | 2      | INTY_EN_LEV1_C | INT_LEV1_C Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_C status on Interrupt Y.                                                                                                   | 0x0   | R/W                 |
|        |                   | 1      | INTY_EN_LEV1_B | INT_LEV1_B Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_B status on Interrupt Y.                                                                                                   | 0x0   | R/W                 |
|        |                   | 0      | INTY_EN_LEV1_A | INT_LEV1_A Interrupt Enable. Write a 1 to this bit to enable drive of INT_LEV1_A status on Interrupt Y.                                                                                                   | 0x0   | R/W                 |
| 0x001E | FIFO_STATUS_BYTES | [15:6] | Reserved       | Reserved.                                                                                                                                                                                                 | 0x0   | R                   |
|        |                   | 5      | ENA_STAT_LX    | Enable Level 0 and Level 1 interrupt status byte for Time Slot I through Time Slot L. This byte contains the interrupt status for the Level 0 and Level 1 interrupts for Time Slot I through Time Slot L. | 0x0   | R/W                 |
|        |                   | 4      | ENA_STAT_L1    | Enable Level 1 interrupt status byte for Time Slot A through Time Slot H. This byte contains the interrupt status for the Level 1 interrupts for Time Slot A through Time Slot H.                         | 0x0   | R/W                 |
|        |                   | 3      | ENA_STAT_L0    | Enable Level 0 interrupt status byte for Time Slot A through Time<br>Slot H. This byte contains the interrupt status for Level Interrupt 0 for<br>Time Slot A through Time Slot H.                        | 0x0   | R/W                 |
|        |                   | 2      | ENA_STAT_D2    | Enable data interrupt status byte for Time Slot I through Time Slot<br>L. This byte contains the data interrupt status for Time Slot I through<br>Time Slot L.                                            | 0x0   | R/W                 |
|        |                   | 1      | ENA_STAT_D1    | Enable data interrupt status byte for Time Slot A through Time Slot<br>H. This byte is the data interrupt status for Time Slot A through Time<br>Slot H.                                                  | 0x0   | R/W                 |
|        |                   | 0      | ENA_STAT_SUM   | Enable status summary byte. When enabled write a status byte containing the summary pattern to the FIFO following the last enabled time slot data.                                                        | 0x0   | R/W                 |

<sup>1</sup> R/W1C means write 1 to clear.

## THRESHOLD SETUP AND CONTROL REGISTERS

| Addr   | Name         | Bits    | Bit Name       | Description                                                                                                                                                                                                         | Reset | Access |
|--------|--------------|---------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| 0x0006 | FIFO_TH      | [15:10] | Reserved       | Reserved.                                                                                                                                                                                                           | 0x00  | R      |
|        |              | [9:0]   | FIFO_TH        | FIFO Interrupt Generation Threshold. Generate FIFO interrupt during a FIFO write when the number of bytes in the FIFO exceeds this value. The FIFO is 512 bytes. Therefore, the maximum value for FIFO_TH is 0x1FF. | 0x000 | R/W    |
| 0x0115 | THRESH_CFG_A | [15:8]  | Reserved       | Reserved.                                                                                                                                                                                                           | 0x0   | R      |
| 0x0135 | THRESH_CFG_B | 7       | THRESH1_CHAN_X | Select channel for Level 1 interrupt.                                                                                                                                                                               | 0x0   | R/W    |
| 0x0155 | THRESH_CFG_C |         |                | 0: use Channel 1.                                                                                                                                                                                                   |       |        |
| 0x0175 | THRESH_CFG_D |         |                | 1: use Channel 2.                                                                                                                                                                                                   |       |        |
| 0x0195 | THRESH_CFG_E | 6       | THRESH1_DIR_x  | Direction of Comparison for Level 1 Interrupt.                                                                                                                                                                      | 0x0   | R/W    |
| 0x01B5 | THRESH_CFG_F |         |                | 0: set when below Level 1 interrupt threshold.                                                                                                                                                                      |       |        |
| 0x01D5 | THRESH_CFG_G |         |                | 1: set when above Level 1 interrupt threshold.                                                                                                                                                                      |       |        |
|        |              | 1       | 1              |                                                                                                                                                                                                                     | 1     |        |

| Addr   | Name         | Bits    | Bit Name        | Description                                                                | Reset | Access |
|--------|--------------|---------|-----------------|----------------------------------------------------------------------------|-------|--------|
| 0x01F5 | THRESH_CFG_H | [5:4]   | THRESH1_TYPE_x  | Type of Comparison for Level 1 Interrupt.                                  | 0x0   | R/W    |
| 0x0215 | THRESH_CFG_I |         |                 | 0: off (no comparison).                                                    |       |        |
| 0x0235 | THRESH_CFG_J |         |                 | 1: compare to signal.                                                      |       |        |
| 0x0255 | THRESH_CFG_K |         |                 | 10: compare to dark.                                                       |       |        |
| 0x0275 | THRESH_CFG_L |         |                 | 11: reserved.                                                              |       |        |
|        |              | 3       | THRESH0_CHAN_x  | Select channel for Level 0 interrupt.                                      | 0x0   | R/W    |
|        |              |         |                 | 0: use Channel 1.                                                          |       |        |
|        |              |         |                 | 1: use Channel 2.                                                          |       |        |
|        |              | 2       | THRESH0_DIR_x   | Direction of Comparison for Level 0 Interrupt.                             | 0x0   | R/W    |
|        |              |         |                 | 0: set when below Level 0 interrupt threshold.                             |       |        |
|        |              |         |                 | 1: set when above Level 0 interrupt threshold.                             |       |        |
|        |              | [1:0]   | THRESH0_TYPE_x  | Type of Comparison for Level 0 Interrupt.                                  | 0x0   | R/W    |
|        |              |         |                 | 0: off (no comparison).                                                    |       |        |
|        |              |         |                 | 1: compare to signal.                                                      |       |        |
|        |              |         |                 | 10: compare to dark.                                                       |       |        |
|        |              |         |                 | 11: reserved.                                                              |       |        |
| 0x0116 | THRESH0_A    | [15:13] | Reserved        | Reserved.                                                                  | 0x0   | R      |
| 0x0136 | THRESH0_B    | [12:8]  | THRESH0_SHIFT_x | Shift for Level 0 Interrupt Comparison Threshold. Shift THRESH0_VALUE_x by | 0x0   | R/W    |
| 0x0156 | THRESH0_C    |         |                 | this amount before comparing.                                              |       |        |
| 0x0176 | THRESH0_D    | [7:0]   | THRESH0_VALUE_x | Value for Level 0 Interrupt Comparison Threshold.                          | 0x0   | R/W    |
| 0x0196 | THRESH0_E    |         |                 |                                                                            |       |        |
| 0x01B6 | THRESH0_F    |         |                 |                                                                            |       |        |
| 0x01D6 | THRESH0_G    |         |                 |                                                                            |       |        |
| 0x01F6 | THRESH0_H    |         |                 |                                                                            |       |        |
| 0x0216 | THRESH0_I    |         |                 |                                                                            |       |        |
| 0x0236 | THRESH0_J    |         |                 |                                                                            |       |        |
| 0x0256 | THRESH0_K    |         |                 |                                                                            |       |        |
| 0x0276 | THRESH0_L    |         |                 |                                                                            |       |        |
| 0x0117 | THRESH1_A    | [15:13] | Reserved        | Reserved.                                                                  | 0x0   | R      |
| 0x0137 | THRESH1_B    | [12:8]  | THRESH1_SHIFT_x | Shift for Level 1 Interrupt Comparison Threshold. Shift THRESH1_VALUE_x by | 0x0   | R/W    |
| 0x0157 | THRESH1_C    |         |                 | this amount before comparing.                                              |       |        |
| 0x0177 | THRESH1_D    | [7:0]   | THRESH1_VALUE_x | Value for Level 1 Interrupt Comparison Threshold.                          | 0x0   | R/W    |
| 0x0197 | THRESH1_E    |         |                 |                                                                            |       |        |
| 0x01B7 | THRESH1_F    |         |                 |                                                                            |       |        |
| 0x01D7 | THRESH1_G    |         |                 |                                                                            |       |        |
| 0x01F7 | THRESH1_H    |         |                 |                                                                            |       |        |
| 0x0217 | THRESH1_I    |         |                 |                                                                            |       |        |
| 0x0237 | THRESH1_J    |         |                 |                                                                            |       |        |
| 0x0257 | THRESH1_K    |         |                 |                                                                            |       |        |
| 0x0277 | THRESH1_L    |         |                 |                                                                            |       |        |

# CLOCK AND TIMESTAMP SETUP AND CONTROL REGISTERS

### Table 29. Register Details

| Addr   | Name       | Bits    | Bit Name             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reset | Access |
|--------|------------|---------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| 0x0009 | OSC32M     | [15:8]  | Reserved             | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x0   | R      |
|        |            | [7:0]   | OSC_32M_FREQ_ADJ     | High Frequency Oscillator Frequency Control. 0x00 is the lowest frequency, and 0xFF is maximum frequency.                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x90  | R/W    |
| 0x000A | OSC32M_CAL | 15      | OSC_32M_CAL_START    | Start High Frequency Oscillator Calibration Cycle. Writing a 1 to this bit causes the high frequency oscillator calibration cycle to occur. 32 MHz oscillator cycles are counted during 128 low frequency oscillator cycles if using the 1 MHz low frequency oscillator, or 32 low frequency oscillator cycles if using the 32 kHz low frequency oscillator. The OSC_32M_CAL_COUNT bit field is updated with the count. The calibration circuit clears the OSC_32M_CAL_START bit when the calibration cycle is completed. | 0x0   | R/W    |
|        |            | [14:0]  | OSC_32M_CAL_COUNT    | High Frequency Oscillator Calibration Count. This bit field contains the total number of 32 MHz cycles that occurred during the last high frequency oscillator calibration cycle.                                                                                                                                                                                                                                                                                                                                         | 0x0   | R      |
| 0x000B | OSC1M      | [15:11] | Reserved             | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x0   | R      |
| UXUUUB |            | 10      | CLK_CAL_ENA          | Enables clock for oscillator calibration. When set to 0 (default), the oscillator calibration circuitry is disabled. Set this bit to 1 to turn on the oscillator calibration circuitry.                                                                                                                                                                                                                                                                                                                                   | 0x0   | R/W    |
|        |            | [9:0]   | OSC_1M_FREQ_ADJ      | Low Frequency Oscillator Frequency Control. 0x000 is the lowest frequency, and 0x3FF is maximum frequency.                                                                                                                                                                                                                                                                                                                                                                                                                | 0x2B2 | R/W    |
| 0x000C | OSC32K     | 15      | CAPTURE_TIMESTAMP    | Enable time stamp capture. This bit field is used to activate the time stamp capture function. When set, the next rising edge on the time stamp input (defaults to GPIO0) causes a time stamp capture. This bit field is cleared when the time stamp occurs.                                                                                                                                                                                                                                                              | 0x0   | R/W    |
|        |            | [14:6]  | Reserved             | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x0   | R      |
|        |            | [5:0]   | OSC_32K_ADJUST       | 32 kHz Oscillator Trim.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x12  | R/W    |
|        |            |         |                      | 00 0000: maximum frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |        |
|        |            |         |                      | 01 0010: default frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |        |
|        |            |         |                      | 11 1111: minimum frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |        |
| 0x0011 | STAMP_L    | [15:0]  | TIMESTAMP_COUNT_L    | Count at last time stamp. Lower 16 bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0   | R      |
| 0x0012 | STAMP_H    | [15:0]  | TIMESTAMP_COUNT_H    | Count at last time stamp. Upper 16 bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0   | R      |
| 0x0013 | STAMPDELTA | [15:0]  | TIMESTAMP_SLOT_DELTA | Count remaining until next time slot start.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0x0   | R      |

## SYSTEM REGISTERS

| Addr   | Name           | Bits    | Bit Name    | Description                                    | Reset | Access |
|--------|----------------|---------|-------------|------------------------------------------------|-------|--------|
| 0x0008 | CHIP_ID        | [15:8]  | Version     | Mask version.                                  | 0x0   | R      |
|        |                | [7:0]   | CHIP_ID     | Chip ID.                                       | 0xC0  | R      |
| 0x002E | DATA_HOLD_FLAG | [15:12] | Reserved    | Reserved.                                      | 0x0   | R      |
|        |                | 11      | HOLD_REGS_L | Prevents update of Time Slot L data registers. | 0x0   | R/W    |
|        |                |         |             | 0: allows data register update.                |       |        |
|        |                |         |             | 1: holds current contents of data register.    |       |        |
|        |                | 10      | HOLD_REGS_K | Prevents update of time Slot K data registers. | 0x0   | R/W    |
|        |                |         |             | 0: allows data register update.                |       |        |
|        |                |         |             | 1: holds current contents of data register.    |       |        |
|        |                | 9       | HOLD_REGS_J | Prevents update of Time Slot J data registers. | 0x0   | R/W    |
|        |                |         |             | 0: allows data register update.                |       |        |
|        |                |         |             | 1: holds current contents of data register.    |       |        |

#### Table 30. Register Details

| Addr | Name | Bits | Bit Name    | Description                                    | Reset | Access |
|------|------|------|-------------|------------------------------------------------|-------|--------|
|      |      | 8    | HOLD_REGS_I | Prevents update of Time Slot I data registers. | 0x0   | R/W    |
|      |      |      |             | 0: allows data register update.                |       |        |
|      |      |      |             | 1: holds current contents of data register.    |       |        |
|      |      | 7    | HOLD_REGS_H | Prevents update of Time Slot H data registers. | 0x0   | R/W    |
|      |      |      |             | 0: allows data register update.                |       |        |
|      |      |      |             | 1: holds current contents of data register.    |       |        |
|      |      | 6    | HOLD_REGS_G | Prevents update of Time Slot G data registers. | 0x0   | R/W    |
|      |      |      |             | 0: allows data register update.                |       |        |
|      |      |      |             | 1: holds current contents of data register.    |       |        |
|      |      | 5    | HOLD_REGS_F | Prevents update of Time Slot F data registers. | 0x0   | R/W    |
|      |      |      |             | 0: allows data register update.                |       |        |
|      |      |      |             | 1: holds current contents of data register.    |       |        |
|      |      | 4    | HOLD_REGS_E | Prevents update of Time Slot E data registers. | 0x0   | R/W    |
|      |      |      |             | 0: allows data register update.                |       |        |
|      |      |      |             | 1: holds current contents of data register.    |       |        |
|      |      | 3    | HOLD_REGS_D | Prevents update of Time Slot D data registers. | 0x0   | R/W    |
|      |      |      |             | 0: allows data register update.                |       |        |
|      |      |      |             | 1: holds current contents of data register.    |       |        |
|      |      | 2    | HOLD_REGS_C | Prevents update of Time Slot C data registers. | 0x0   | R/W    |
|      |      |      |             | 0: allows data register update.                |       |        |
|      |      |      |             | 1: holds current contents of data register.    |       |        |
|      |      | 1    | HOLD_REGS_B | Prevents update of Time Slot B data registers. | 0x0   | R/W    |
|      |      |      |             | 0: allows data register update.                |       |        |
|      |      |      |             | 1: holds current contents of data register.    |       |        |
|      |      | 0    | HOLD_REGS_A | Prevents update of Time Slot A data registers. | 0x0   | R/W    |
|      |      |      |             | 0: allows data register update.                |       |        |
|      |      |      |             | 1: holds current contents of data register.    |       |        |

## INPUT AND OUTPUT SETUP AND CONTROL REGISTERS

| Addr   | Name     | Bits    | Bit Name      | Description                                 | Reset | Access |
|--------|----------|---------|---------------|---------------------------------------------|-------|--------|
| 0x0022 | GPIO_CFG | [15:14] | GPIO_SLEW     | Slew Control for GPIOx Pins.                | 0x0   | R/W    |
|        |          |         |               | 0: slowest.                                 |       |        |
|        |          |         |               | 1: slow.                                    |       |        |
|        |          |         |               | 10: fastest.                                |       |        |
|        |          |         |               | 11: fast.                                   |       |        |
|        |          | [13:12] | GPIO_DRV      | Drive Control for GPIOx Pins.               | 0x0   | R/W    |
|        |          |         |               | 0: medium.                                  |       |        |
|        |          |         |               | 1: weak.                                    |       |        |
|        |          |         |               | 10: strong.                                 |       |        |
|        |          |         |               | 11: strong.                                 |       |        |
|        |          | [11:6]  | Reserved      | Reserved.                                   | 0x0   | R      |
|        |          | [5:3]   | GPIO_PIN_CFG1 | GPIO1 Pin Configuration.                    | 0x0   | R/W    |
|        |          |         |               | 000: disabled (tristate, input buffer off). |       |        |
|        |          |         |               | 001: enabled input.                         |       |        |
|        |          |         |               | 010: output—normal.                         |       |        |
|        |          |         |               | 011: output—inverted.                       |       |        |
|        |          |         |               | 100: pull-down only—normal.                 |       |        |

| Addr  | Name   | Bits   | Bit Name      | Description                                                                          | Reset | Acces |
|-------|--------|--------|---------------|--------------------------------------------------------------------------------------|-------|-------|
|       |        |        |               | 101: pull-down only—inverted.                                                        |       |       |
|       |        |        |               | 110: pull-up only—normal.                                                            |       |       |
|       |        |        |               | 111: pull-up only—inverted.                                                          |       |       |
|       |        | [2:0]  | GPIO_PIN_CFG0 | GPIO0 Pin Configuration.                                                             | 0x0   | R/W   |
|       |        |        |               | 000: disabled (tristate, input buffer off).                                          |       |       |
|       |        |        |               | 001: enabled input.                                                                  |       |       |
|       |        |        |               | 010: output—normal.                                                                  |       |       |
|       |        |        |               | 011: output—inverted.                                                                |       |       |
|       |        |        |               | 100: pull-down only—normal.                                                          |       |       |
|       |        |        |               | 101: pull-down only—inverted.                                                        |       |       |
|       |        |        |               | 110: pull-up only—normal.                                                            |       |       |
|       |        |        |               | 111: pull-up only—inverted.                                                          |       |       |
| (0023 | GPIO01 | 15     | Reserved      | Reserved.                                                                            | 0x0   | R     |
|       |        | [14:8] | GPIOOUT1      | GPIO1 Output Signal Select.                                                          | 0x0   | R/W   |
|       |        |        |               | 0x00: Output Logic 0.                                                                |       |       |
|       |        |        |               | 0x01: Output Logic 1.                                                                |       |       |
|       |        |        |               | 0x02: Interrupt X.                                                                   |       |       |
|       |        |        |               | 0x03: Interrupt Y.                                                                   |       |       |
|       |        |        |               | 0x08: LED1A amplifier enabled.                                                       |       |       |
|       |        |        |               | 0x09: LED2A amplifier enabled.                                                       |       |       |
|       |        |        |               | 0x0A: LED3A amplifier enabled.                                                       |       |       |
|       |        |        |               | 0x0B: LED4A amplifier enabled.                                                       |       |       |
|       |        |        |               | 0x0C: any LED amplifier enabled.                                                     |       |       |
|       |        |        |               | 0x0F: 32 MHz oscillator output divided by 64 (500 kHz).                              |       |       |
|       |        |        |               | 0x10: time slot specific output pattern defined by TS_GPIO_x and TS_GPIO_SLEEP bits. |       |       |
|       |        |        |               | 0x11: in sleep state.                                                                |       |       |
|       |        |        |               | 0x16: low frequency oscillator output.                                               |       |       |
|       |        |        |               | 0x17: 32 MHz oscillator output.                                                      |       |       |
|       |        |        |               | 0x18: 32 MHz oscillator output divided by 32 (1 MHz).                                |       |       |
|       |        |        |               | 0x20: Time Slot A active.                                                            |       |       |
|       |        |        |               | 0x21: Time Slot B active.                                                            |       |       |
|       |        |        |               | 0x22: Time Slot C active.                                                            |       |       |
|       |        |        |               | 0x23: Time Slot D active.                                                            |       |       |
|       |        |        |               | 0x24: Time Slot E active.                                                            |       |       |
|       |        |        |               | 0x25: Time Slot F active                                                             |       |       |
|       |        |        |               | 0x26: Time Slot G active.                                                            |       |       |
|       |        |        |               | 0x27: Time Slot H active.                                                            |       |       |
|       |        |        |               | 0x28: Time Slot I active.                                                            |       |       |
|       |        |        |               | 0x29: Time Slot J active.                                                            |       |       |
|       |        |        |               | 0x2A: Time Slot K active.                                                            |       |       |
|       |        |        |               | 0x2B: Time Slot L active.                                                            |       |       |
|       |        |        |               | 0x30: Time Slot A LED pulse.                                                         |       |       |
|       |        |        |               | 0x31: Time Slot B LED pulse.                                                         |       |       |
|       |        |        |               | 0x32: Time Slot C LED pulse.                                                         |       |       |
|       |        |        |               | 0x33: Time Slot D LED pulse.                                                         |       |       |
|       |        |        |               | 0x34: Time Slot E LED pulse.                                                         |       |       |
|       |        |        |               | 0x35: Time Slot F LED pulse.                                                         |       |       |
|       |        |        |               | 0x36: Time Slot G LED pulse.                                                         |       |       |

| Addr  | Name     | Bits   | Bit Name            | Description                                                                                                                               | Reset | Access |
|-------|----------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
|       |          |        |                     | 0x37: Time Slot H LED pulse.                                                                                                              |       |        |
|       |          |        |                     | 0x38: Time Slot I LED pulse.                                                                                                              |       |        |
|       |          |        |                     | 0x39: Time Slot J LED pulse.                                                                                                              |       |        |
|       |          |        |                     | 0x3A: Time Slot K LED pulse.                                                                                                              |       |        |
|       |          |        |                     | 0x3B: Time Slot L LED pulse.                                                                                                              |       |        |
|       |          |        |                     | 0x3F: any time slot LED pulse.                                                                                                            |       |        |
|       |          |        |                     | 0x40: Time Slot A modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x41: Time Slot B modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x42: Time Slot C modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x43: Time Slot D modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x44: Time Slot E modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x45: Time Slot F modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x46: Time Slot G modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x47: Time Slot H modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x48: Time Slot I modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x49: Time Slot J modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x4A: Time Slot K modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x4B: Time Slot L modulation pulse.                                                                                                       |       |        |
|       |          |        |                     | 0x4F: any time slot modulation pulse.                                                                                                     |       |        |
|       |          |        |                     | 0x50: output data cycle occurred in Time Slot A, which is useful when                                                                     |       |        |
|       |          |        |                     | synchronizing an external device to a decimated data rate from the ADPD4200                                                               |       |        |
|       |          |        |                     | 0x51: output data cycle occurred in Time Slot B.                                                                                          |       |        |
|       |          |        |                     | 0x52: output data cycle occurred in Time Slot C.                                                                                          |       |        |
|       |          |        |                     | 0x53: output data cycle occurred in Time Slot D.                                                                                          |       |        |
|       |          |        |                     | 0x54: output data cycle occurred in Time Slot E.                                                                                          |       |        |
|       |          |        |                     | 0x55: output data cycle occurred in Time Slot F.                                                                                          |       |        |
|       |          |        |                     | 0x56: output data cycle occurred in Time Slot G.                                                                                          |       |        |
|       |          |        |                     | 0x57: output data cycle occurred in Time Slot H.                                                                                          |       |        |
|       |          |        |                     | 0x58: output data cycle occurred in Time Slot I.                                                                                          |       |        |
|       |          |        |                     | 0x59: output data cycle occurred in Time Slot J.                                                                                          |       |        |
|       |          |        |                     | 0x5A: output data cycle occurred in Time Slot K.                                                                                          |       |        |
|       |          |        |                     | 0x5B: output data cycle occurred in Time Slot L.                                                                                          |       |        |
|       |          |        |                     | 0x5F: output data cycle occurred in any time slot.                                                                                        |       |        |
|       |          | 7      | Reserved            | Reserved.                                                                                                                                 | 0x0   | R      |
|       |          | [6:0]  | GPIOOUT0            | GPIO0 Output Signal Select. Options are identical to those described in GPIOOUT1.                                                         | 0x0   | R/W    |
| 0025  | GPIO_IN  | [15:4] | Reserved            | Reserved.                                                                                                                                 | 0x0   | R      |
|       |          | [3:0]  | GPIO_INPUT          | GPIO Input Value (If Enabled). Read back the value present on any GPIOx enabled as an input. Bit 0 is GPIO0, and Bit 1 is GPIO1.          | 0x0   | R      |
| (0026 | GPIO_EXT | [15:9] | Reserved            | Reserved.                                                                                                                                 | 0x0   | R      |
|       | _        | 8      | TS_GPIO_SLEEP       | When GPIOOUTx is set to 0x10, the GPIO returns to the TS_GPIO_SLEEP value at the end of the time slot and during sleep.                   | 0x0   | R/W    |
|       |          | 7      | TIMESTAMP_INV       | Time Stamp Trigger Invert.                                                                                                                | 0x0   | R/W    |
|       |          |        |                     | 0: time stamp trigger is rising edge.                                                                                                     |       | 1411   |
|       |          |        |                     | 1: time stamp trigger is falling edge.                                                                                                    |       |        |
|       |          | 6      | TIMESTAMP_ALWAYS_EN | Enable time stamp always on. When set, do not automatically clear<br>CAPTURE_TIMESTAMP. This bit provides an always activated time stamp. | 0x0   | R/W    |
|       |          | [5:4]  | TIMESTAMP_GPIO      | Time Stamp GPIOx Select.                                                                                                                  | 0x0   | R/W    |
|       |          | [5. 1] |                     | 0x0: use GPIO0 for time stamp (default).                                                                                                  |       |        |

### Table 31. Register Details

| Addr   | Name      | Bits   | Bit Name      | Description                                                                                                                      | Reset | Access |
|--------|-----------|--------|---------------|----------------------------------------------------------------------------------------------------------------------------------|-------|--------|
|        |           |        |               | 0x1: use GPIO1 for time stamp.                                                                                                   |       |        |
|        |           | 3      | Reserved      | Reserved.                                                                                                                        | 0x0   | R/W    |
|        |           | 2      | EXT_SYNC_EN   | External Sync Enable. When enabled, use the GPIO selected by<br>EXT_SYNC_GPIO to trigger samples rather than the period counter. | 0x0   | R/W    |
|        |           | [1:0]  | EXT_SYNC_GPIO | External Synchronization GPIOx Select.                                                                                           | 0x0   | R/W    |
|        |           |        |               | 00: use GPIO0 for external synchronization                                                                                       |       |        |
|        |           |        |               | 01: use GPIO1 for external synchronization.                                                                                      |       |        |
| 0x00B4 | IO_ADJUST | [15:4] | Reserved      | Set to 0x005.                                                                                                                    | 0x005 | R/W    |
|        |           | [3:2]  | SPI_SLEW      | Slew Control for SPI Pins.                                                                                                       | 0x0   | R/W    |
|        |           |        |               | 0: slowest.                                                                                                                      |       |        |
|        |           |        |               | 1: slow.                                                                                                                         |       |        |
|        |           |        |               | 10: fastest.                                                                                                                     |       |        |
|        |           |        |               | 11: fast.                                                                                                                        |       |        |
|        |           | [1:0]  | SPI_DRV       | Drive Control for SPI Pins.                                                                                                      | 0x0   | R/W    |
|        |           |        |               | 0: medium.                                                                                                                       |       |        |
|        |           |        |               | 1: weak.                                                                                                                         |       |        |
|        |           |        |               | 10: strong.                                                                                                                      |       |        |
|        |           |        |               | 11: strong.                                                                                                                      |       |        |

# TIME SLOT CONFIGURATION REGISTERS

| Addr   | Name      | Bits    | Bit Name          | Description                                                                                                                            | Reset | Access |
|--------|-----------|---------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| 0x0100 | TS_CTRL_A | 15      | SUBSAMPLE_x       | Subsample using DECIMATE_FACTOR_x. When this bit is set, operate                                                                       | 0x0   | R/W    |
| 0x0120 | TS_CTRL_B |         |                   | the selected time slot only once per (DECIMATE_FACTOR_x + 1) time                                                                      |       |        |
| 0x0140 | TS_CTRL_C |         |                   | slot sequences.                                                                                                                        |       |        |
| 0x0160 | TS_CTRL_D | 14      | CH2_EN_x          | Channel 2 Enable.                                                                                                                      | 0x0   | R/W    |
| 0x0180 | TS_CTRL_E |         |                   | 0: Channel 2 disabled.                                                                                                                 |       |        |
| 0x01A0 | TS_CTRL_F |         |                   | 1: Channel 2 enabled.                                                                                                                  |       |        |
| 0x01C0 | TS_CTRL_G | [13:12] | SAMPLE_TYPE_x     | Time Slot x Sampling Type.                                                                                                             | 0x0   | R/W    |
| 0x01E0 | TS_CTRL_H |         |                   | 00: standard sampling modes.                                                                                                           |       |        |
| 0x0200 | TS_CTRL_I |         |                   | 01: one-region digital integration mode.                                                                                               |       |        |
| 0x0220 | TS_CTRL_J |         |                   | 10: two-region digital integration mode.                                                                                               |       |        |
| 0x0240 | TS_CTRL_K |         |                   | 11: impulse response mode.                                                                                                             |       |        |
| 0x0260 | TS_CTRL_L | [11:10] | INPUT_R_SELECT_x  | Input Resistor (R <sub>IN</sub> ) Select.                                                                                              | 0x0   | R/W    |
|        |           |         |                   | 00: 500 Ω.                                                                                                                             |       |        |
|        |           |         |                   | 01: 6.25 kΩ.                                                                                                                           |       |        |
|        |           |         |                   | 10: reserved.                                                                                                                          |       |        |
|        |           |         |                   | 11: reserved.                                                                                                                          |       |        |
|        |           | [9:0]   | TIMESLOT_OFFSET_x | Time Slot x Offset in 64 × Number of 1 MHz Low Frequency Oscillator<br>Cycles or 2 × Number of 32 kHz Low Frequency Oscillator Cycles. | 0x0   | R/W    |
| 0x0101 | TS_PATH_A | [15:12] | PRE_WIDTH_x       | Preconditioning Duration for Time Slot x. This value is in 2 $\mu$ s increments.                                                       | 0x4   | R/W    |
| 0x0121 | TS_PATH_B |         |                   | A value of 0 skips the preconditioning state. Default is 8 $\ensuremath{\mu s}$ .                                                      |       |        |
| 0x0141 | TS_PATH_C |         |                   |                                                                                                                                        |       |        |
| 0x0161 | TS_PATH_D | [11:10] | Reserved          | Write 0x0.                                                                                                                             | 0x0   | R      |
| 0x0181 | TS_PATH_E | 9       | TS_GPIO_x         | Time Slot Specific Value for Time Slot x. When GPIOOUTx is set to 0x10                                                                 | 0x0   | R/W    |
| 0x01A1 | TS_PATH_F |         |                   | and TS_GPIO_x is set to 1, the GPIO selected by GPIOOUTx outputs a 1                                                                   |       |        |
| 0x01C1 | TS_PATH_G |         |                   | while the time slot selected by TS_GPIO_x is active. The GPIO returns to                                                               |       |        |
| 0x01E1 | TS_PATH_H |         |                   | the TS_GPIO_SLEEP value at the end of the time slot.                                                                                   |       |        |

|                | Name                   | Bits    | Bit Name       | Description                                                                                  | Reset | Access |
|----------------|------------------------|---------|----------------|----------------------------------------------------------------------------------------------|-------|--------|
| x0201          | TS_PATH_I              | [8:0]   | AFE_PATH_CFG_x | Signal Path Selection.                                                                       | 0x0DA | R/W    |
| x0221          | TS_PATH_J              |         |                | 0x0DA: TIA, BPF, integrator, and ADC.                                                        |       |        |
| x0241          | TS_PATH_K              |         |                | 0x0E6: TIA, integrator, and ADC.                                                             |       |        |
| x0261          | TS_PATH_L              |         |                | 0x106: TIA and ADC.                                                                          |       |        |
|                |                        |         |                | 0x101: ADC.                                                                                  |       |        |
|                |                        |         |                | 0x0E1: buffer and ADC.                                                                       |       |        |
| x0102          | INPUTS_A               | [15:12] | INP78_x        | IN7 and IN8 Input Pair Enable.                                                               | 0x0   | R/W    |
| x0122          | INPUTS B               |         | _              | 0000: input pair disabled. IN7 and IN8 disconnected.                                         |       |        |
| x0142          | INPUTS_C               |         |                | 0001: IN7 connected to Channel 1. IN8 disconnected.                                          |       |        |
| x0162          | INPUTS D               |         |                | 0010: IN7 connected to Channel 2. IN8 disconnected.                                          |       |        |
| x0182          | INPUTS_E               |         |                | 0011: IN7 disconnected. IN8 connected to Channel 1.                                          |       |        |
| x01A2          | INPUTS_F               |         |                | 0100: IN7 disconnected. IN8 connected to Channel 2.                                          |       |        |
| x01C2          | INPUTS_G               |         |                | 0101: IN7 connected to Channel 1. IN8 connected to Channel 2.                                |       |        |
| x01E2          | INPUTS_H               |         |                | 0110: IN7 connected to Channel 2. IN8 connected to Channel 1.                                |       |        |
| x0202          | INPUTS_I               |         |                | 0111: IN7 and IN8 connected to Channel 1. Single-ended or                                    |       |        |
| x0222          | INPUTS_J               |         |                | differentially based on PAIR78.                                                              |       |        |
| x0222<br>x0242 | INPUTS_K               |         |                | 1000: IN7 and IN8 connected to Channel 2. Single-ended or                                    |       |        |
| x0242<br>x0262 | INPUTS_L               |         |                | differentially based on PAIR78.                                                              |       |        |
| XUZUZ          |                        | [44.4]  | Reserved       | Reserved.                                                                                    | 0.0   | R      |
|                |                        | [11:4]  |                |                                                                                              | 0x0   |        |
|                |                        | [3:0]   | INP12_x        | IN1 and IN2 Input Pair Enable.                                                               | 0x0   | R/W    |
|                |                        |         |                | 0000: input pair disabled. IN1 and IN2 disconnected.                                         |       |        |
|                |                        |         |                | 0001: IN1 connected to Channel 1. IN2 disconnected.                                          |       |        |
|                |                        |         |                | 0010: IN1 connected to Channel 2. IN2 disconnected.                                          |       |        |
|                |                        |         |                | 0011: IN1 disconnected. IN2 connected to Channel 1.                                          |       |        |
|                |                        |         |                | 0100: IN1 disconnected. IN2 connected to Channel 2.                                          |       |        |
|                |                        |         |                | 0101: IN1 connected to Channel 1. IN2 connected to Channel 2.                                |       |        |
|                |                        |         |                | 0110: IN1 connected to Channel 2. IN2 connected to Channel 1.                                |       |        |
|                |                        |         |                | 0111: IN1 and IN2 connected to Channel 1. Single-ended or differentially<br>based on PAIR12. |       |        |
|                |                        |         |                | 1000: IN1 and IN2 connected to Channel 2. Single-ended or differentially based on PAIR12.    |       |        |
| k0103          | CATHODE_A              | 15      | Reserved       | Reserved.                                                                                    | 0x0   | R      |
| x0123          | CATHODE_B              | [14:12] | PRECON_x       | Precondition Value for Enabled Inputs During Time Slot x.                                    | 0x0   | R/W    |
| <b>(</b> 0143  | CATHODE_C              |         |                | 000: float input(s).                                                                         |       |        |
| x0163          | CATHODE_D              |         |                | 001: precondition to VC1.                                                                    |       |        |
| <b>(</b> 0183  | CATHODE_E              |         |                | 010: precondition to VC2.                                                                    |       |        |
| x01A3<br>x01C3 | CATHODE_F<br>CATHODE_G |         |                | 011: precondition to $V_{ICM}$ . Used when inputs are configured differentially.             |       |        |
| x01E3          | CATHODE H              |         |                | 100: precondition with TIA input.                                                            |       |        |
| x0203          | CATHODE_I              |         |                | 101: precondition with TIA_VREF.                                                             |       |        |
| x0223          | CATHODE_J              |         |                | 110: precondition by shorting differential pair.                                             |       |        |
| x0243          | CATHODE_K              | [11:10] | VC2_PULSE_x    | VC2 Pulse Control for Time Slot x.                                                           | 0x0   | R/W    |
| x0263          | CATHODE_L              | []      |                | 00: no pulsing.                                                                              |       |        |
|                |                        |         |                | 01: alternate VC2 on each subsequent Time Slot x.                                            |       |        |
|                |                        |         |                | 10: pulse to alternate value specified in VC2_ALT_x using modulation pulse.                  |       |        |
|                |                        | [9:8]   | VC2_ALT_x      | VC2 Alternate Pulsed State for Time Slot x.                                                  | 0x0   | R/W    |
|                |                        | []      |                | $00: V_{DD}.$                                                                                |       |        |
|                |                        |         |                |                                                                                              |       |        |

| Addr   | Name       | Bits    | Bit Name         | Description                       |                                      | Reset | Access |
|--------|------------|---------|------------------|-----------------------------------|--------------------------------------|-------|--------|
|        |            |         |                  | 10: TIA_VREF + 250 mV.            |                                      |       |        |
|        |            |         |                  | 11: GND.                          |                                      |       |        |
|        |            | [7:6]   | VC2_SEL_x        | VC2 Active State for Time Slot    | Х.                                   | 0x0   | R/W    |
|        |            |         |                  | 00: V <sub>DD</sub> .             |                                      |       |        |
|        |            |         |                  | 01: TIA_VREF.                     |                                      |       |        |
|        |            |         |                  | 10: TIA_VREF + 250 mV.            |                                      |       |        |
|        |            |         |                  | 11: GND.                          |                                      |       |        |
|        |            | [5:4]   | VC1_PULSE_x      | VC1 Pulse Control for Time Slo    | t x.                                 | 0x0   | R/W    |
|        |            |         |                  | 00: no pulsing.                   |                                      |       |        |
|        |            |         |                  | 01: alternate VC1 on each subs    | sequent Time Slot x.                 |       |        |
|        |            |         |                  | 10: pulse to alternate value spe  | cified in VC1_ALT_x using modulation |       |        |
|        |            |         |                  | pulse.                            |                                      |       |        |
|        |            | [3:2]   | VC1_ALT_x        | VC1 Alternate Pulsed State for    | Time Slot x.                         | 0x0   | R/W    |
|        |            |         |                  | 00: V <sub>DD</sub> .             |                                      |       |        |
|        |            |         |                  | 01: TIA_VREF.                     |                                      |       |        |
|        |            |         |                  | 10: TIA_VREF + 250 mV.            |                                      |       |        |
|        |            |         |                  | 11: GND.                          |                                      |       |        |
|        |            | [1:0]   | VC1_SEL_x        | VC1 Active State for Time Slot    | Х.                                   | 0x0   | R/W    |
|        |            |         |                  | 00: V <sub>DD</sub> .             |                                      |       |        |
|        |            |         |                  | 01: TIA_VREF.                     |                                      |       |        |
|        |            |         |                  | 10: TIA_VREF + 250 mV.            |                                      |       |        |
|        |            |         |                  | 11: GND.                          |                                      |       |        |
| 0x0104 | AFE_TRIM_A | 15      | Reserved         | Reserved                          |                                      | 0x0   | R/W    |
| 0x0124 | AFE_TRIM_B | [13:12] | CH2_TRIM_INT_x   |                                   | r when AFE_INT_C_BUF_x = 0.          | 0x0   | R/W    |
| 0x0144 | AFE_TRIM_C |         |                  | Sets the buffer gain when AFE     | _INT_C_BUF_x = 1.                    |       |        |
| 0x0164 | AFE_TRIM_D |         |                  | AFE_INT_C_BUF_x = 0               | AFE_INT_C_BUF_x = 1                  |       |        |
| 0x0184 | AFE_TRIM_E |         |                  | 00: 400 kΩ.                       | 00: gain = 1.                        |       |        |
| 0x01A4 | AFE_TRIM_F |         |                  | 01: 200 kΩ.                       | 01: gain = 1.                        |       |        |
| 0x01C4 | AFE_TRIM_G |         |                  | 10: 100 kΩ.                       | 10: gain = 0.7.                      |       |        |
| 0x01E4 | AFE_TRIM_H |         |                  | 11: 100 kΩ.                       | 11: gain = 0.7.                      |       |        |
| 0x0204 | AFE_TRIM_I | [12:11] | CH1_TRIM_INT_x   | Sets the integrator input resisto | r when AFE_INT_C_BUF_x = 0.          | 0x0   | R/W    |
| 0x0224 | AFE_TRIM_J |         |                  | Sets the buffer gain when AFE     | _INT_C_BUF_x = 1.                    |       |        |
| 0x0244 | AFE_TRIM_K |         |                  | AFE_INT_C_BUF_x = 0               | AFE_INT_C_BUF_x = 1                  |       |        |
| 0x0264 | AFE_TRIM_L |         |                  | 00: 400 kΩ.                       | 00: gain = 1.                        |       |        |
|        |            |         |                  | 01: 200 kΩ.                       | 01: gain = 1.                        |       |        |
|        |            |         |                  | 10: 100 kΩ.                       | 10: gain = 0.7.                      |       |        |
|        |            |         |                  | 11: 100 kΩ.                       | 11: gain = 0.7.                      |       |        |
|        |            | 10      | VREF_PULSE_x     | TIA_VREF Pulse Control.           |                                      | 0x0   | R/W    |
|        |            |         |                  | 0: no pulsing.                    |                                      |       |        |
|        |            |         |                  | 1: pulse TIA_VREF based on n      | nodulation pulse.                    |       |        |
|        |            | [9:8]   | AFE_TRIM_VREF_x  | Voltage Select for TIA_VREF.      |                                      | 0x3   | R/W    |
|        |            |         |                  | 00: TIA_VREF = 1.1385 V.          |                                      |       |        |
|        |            |         |                  | 01: TIA_VREF = 1.012 V.           |                                      |       |        |
|        |            |         |                  | 10: TIA_VREF = 0.8855 V.          |                                      |       |        |
|        |            |         |                  | 11: TIA_VREF = 1.265 V.           |                                      |       |        |
|        |            | [7:6]   | VREF_PULSE_VAL_x | TIA_VREF Pulse Alternate Valu     | Je.                                  | 0x3   | R/W    |
|        |            |         |                  | 00: modulate TIA_VREF = 1.13      |                                      |       |        |
|        |            |         |                  | 01: modulate TIA_VREF = 1.01      | 2 V.                                 |       |        |

| Addr   | Name          | Bits    | Bit Name          | Description                                                                 | Reset | Access |
|--------|---------------|---------|-------------------|-----------------------------------------------------------------------------|-------|--------|
|        |               |         |                   | 10: modulate TIA_VREF = 0.8855 V.                                           |       |        |
|        |               |         |                   | 11: modulate TIA_VREF = 1.265 V.                                            |       |        |
|        |               | [5:3]   | TIA_GAIN_CH2_x    | TIA Resistor Gain Setting for Channel 2.                                    | 0x0   | R/W    |
|        |               |         |                   | 000: 200 kΩ.                                                                |       |        |
|        |               |         |                   | 001: 100 kΩ.                                                                |       |        |
|        |               |         |                   | 010: 50 kΩ.                                                                 |       |        |
|        |               |         |                   | 011: 25 kΩ.                                                                 |       |        |
|        |               |         |                   | 100: 12.5 kΩ.                                                               |       |        |
|        |               | [2:0]   | TIA_GAIN_CH1_x    | TIA Resistor Gain Setting for Channel 1.                                    | 0x0   | R/W    |
|        |               |         |                   | 000: 200 kΩ.                                                                |       |        |
|        |               |         |                   | 001: 100 kΩ.                                                                |       |        |
|        |               |         |                   | 010: 50 kΩ.                                                                 |       |        |
|        |               |         |                   | 011: 25 kΩ.                                                                 |       |        |
|        |               |         |                   | 100: 12.5 kΩ.                                                               |       |        |
| 0x010D | PATTERN_A     | [15:12] | LED_DISABLE_x     | Four-Pulse LED Disable Pattern. Set to 1 to disable the LED pulse in the    | 0x0   | R/W    |
| 0x012D | PATTERN_B     |         |                   | matching position in a group of four pulses. The LSB maps to the first      |       |        |
| 0x014D | PATTERN_C     |         |                   | pulse.                                                                      |       |        |
| 0x016D | PATTERN_D     | [11:8]  | MOD_DISABLE_x     | Four-Pulse Modulation Disable Pattern. Set to 1 to disable the modulation   | 0x0   | R/W    |
| 0x018D | PATTERN_E     |         |                   | pulse in the matching position in a group of four pulses. The LSB maps to   |       |        |
| 0x01AD | PATTERN_F     |         |                   | the first pulse.                                                            |       |        |
| 0x01CD | PATTERN_G     | [7:4]   | SUBTRACT_x        | Four-Pulse Subtract Pattern. Set to 1 to negate the math operation in the   | 0x0   | R/W    |
| 0x01ED | PATTERN_H     |         |                   | matching position in a group of four pulses. The LSB maps to the first      |       |        |
| 0x020D | PATTERN_I     |         |                   | pulse.                                                                      |       |        |
| 0x022D | PATTERN_J     | [3:0]   | REVERSE_INTEG_x   | Four-Pulse Integration Reverse Pattern. Set to 1 to reverse the integrator  | 0x0   | R/W    |
| 0x024D | PATTERN_K     |         |                   | positive and/or negative pulse order in the matching position in a group of |       |        |
| 0x026D | PATTERN_L     |         |                   | four pulses. The LSB maps to the first pulse.                               |       |        |
| 0x0110 | DATA_FORMAT_A | [15:11] | DARK_SHIFT_x      | Number of Bits to Shift the Dark Data to the Right Before Writing to the    | 0x0   | R/W    |
| 0x0130 | DATA_FORMAT_B |         |                   | FIFO for Time Slot x. Selectable between 0 bits and 32 bits.                |       |        |
| 0x0150 | DATA_FORMAT_C |         |                   |                                                                             |       |        |
| 0x0170 | DATA_FORMAT_D | [10:8]  | DARK_SIZE_x       | Number of Bytes of Dark Data to be Written to the FIFO for Time Slot x.     | 0x0   | R/W    |
| 0x0190 | DATA_FORMAT_E |         |                   | Selectable between 0 bytes and four bytes.                                  |       |        |
| 0x01B0 | DATA_FORMAT_F | [7:3]   | SIGNAL_SHIFT_x    | Number of Bits to Shift the Signal Data to the Right Before Writing to the  | 0x0   | R/W    |
| 0x01D0 | DATA_FORMAT_G |         |                   | FIFO for Time Slot x. Selectable between 0 bits and 32 bits.                |       |        |
| 0x01F0 | DATA_FORMAT_H |         |                   |                                                                             |       |        |
| 0x0210 | DATA_FORMAT_I | [2:0]   | SIGNAL_SIZE_x     | Number of Bytes of Signal Data to be Written to the FIFO for Time Slot x.   | 0x3   | R/W    |
| 0x0230 | DATA_FORMAT_J |         |                   | Selectable between 0 bytes and four bytes.                                  |       |        |
| 0x0250 | DATA_FORMAT_K |         |                   |                                                                             |       |        |
| 0x0270 | DATA_FORMAT_L | _       |                   |                                                                             | _     |        |
| 0x0112 | DECIMATE_A    | [15:11] | Reserved          | Write 0x0.                                                                  | 0x0   | R      |
| 0x0132 | DECIMATE_B    | [10:4]  | DECIMATE_FACTOR_x | Decimate Sample Divider. Output data rate is sample rate ÷                  | 0x0   | R/W    |
| 0x0152 | DECIMATE_C    |         |                   | (DECIMATE_FACTOR_x + 1). Decimate by 1 to 128.                              |       |        |
| 0x0172 | DECIMATE_D    | [3:0]   | DECIMATE_TYPE_x   | Decimation Type Select.                                                     | 0x0   | R/W    |
| 0x0192 | DECIMATE_E    |         |                   | 0: block sum, CIC first order.                                              |       |        |
| 0x01B2 | DECIMATE_F    |         |                   | 1: signal uses CIC second order.                                            |       |        |
| 0x01D2 | DECIMATE_G    |         |                   | 10: signal uses CIC third order.                                            |       |        |
| 0x01F2 | DECIMATE_H    |         |                   | 11: signal uses CIC fourth order.                                           |       |        |
| 0x0212 | DECIMATE_I    |         |                   | 100: reserved.                                                              |       |        |
| 0x0232 | DECIMATE_J    |         |                   |                                                                             |       |        |

#### Table 32. Register Details

| Addr   | Name       | Bits | Bit Name | Description | Reset | Access |
|--------|------------|------|----------|-------------|-------|--------|
| 0x0252 | DECIMATE_K |      |          |             |       |        |
| 0x0272 | DECIMATE_L |      |          |             |       |        |

## AFE TIMING SETUP REGISTERS

| Addr             | Name          | Bits    | Bit Name           | Description                                                                  | Reset | Access |
|------------------|---------------|---------|--------------------|------------------------------------------------------------------------------|-------|--------|
| 0x0107           | COUNTS_A      | [15:8]  | NUM_INT_x          | Number of ADC Cycles or Acquisition Width. Number of analog integration      | 0x1   | R/W    |
| 0x0127           | COUNTS_B      |         |                    | cycles per ADC conversion or the acquisition width for digital integration   |       |        |
| 0x0147           | COUNTS_C      |         |                    | and impulse mode. A setting of 0 is not allowed.                             |       |        |
| 0x0167           | COUNTS_D      |         |                    |                                                                              |       |        |
| 0x0187           | COUNTS_E      | [7:0]   | NUM_REPEAT_x       | Number of Sequence Repeats. Total number of pulses = NUM_INT_x ×             | 0x1   | R/W    |
| 0x01A7           | COUNTS_F      |         |                    | NUM_REPEAT_x. A setting of 0 is not allowed.                                 |       |        |
| 0x01C7           | COUNTS_G      |         |                    |                                                                              |       |        |
| 0x01E7           | COUNTS_H      |         |                    |                                                                              |       |        |
| 0x0207           | COUNTS_I      |         |                    |                                                                              |       |        |
| 0x0227           | COUNTS_J      |         |                    |                                                                              |       |        |
| 0x0247           | COUNTS_K      |         |                    |                                                                              |       |        |
| 0x0267           | COUNTS_L      |         |                    |                                                                              |       |        |
| 0x0108           | PERIOD_A      | [15:14] | Reserved           | Reserved.                                                                    | 0x0   | R      |
| 0x0128           | PERIOD_B      | [13:12] | MOD_TYPE_x         | Modulation Connection Type.                                                  | 0x0   | R/W    |
| 0x0148           | PERIOD_C      |         |                    | 00: TIA is continuously connected to input after precondition. No            |       |        |
| 0x0168           | PERIOD_D      |         |                    | connection modulation.                                                       |       |        |
| 0x0188           | PERIOD_E      |         |                    | 01: Float type operation. Pulse connection from input to TIA with            |       |        |
| 0x01A8           | PERIOD_F      |         |                    | modulation pulse, floating between pulses.                                   |       |        |
| 0x01C8           | PERIOD_G      |         |                    | 10: Nonfloat type connection modulation. Pulse connection from input to      |       |        |
| 0x01E8           | PERIOD_H      |         |                    | TIA. Connect to precondition value between pulses.                           |       |        |
| 0x0208           | PERIOD_I      |         |                    |                                                                              |       |        |
| 0x0228           | PERIOD_J      | [11:10] | Reserved           | Reserved.                                                                    | 0x0   | R      |
| 0x0248           | PERIOD_K      | [9:0]   | MIN_PERIOD_x       | Minimum Period for Pulse Repetition in µs. Override for the automatically    | 0x0   | R/W    |
| 0x0268           | PERIOD_L      |         |                    | calculated period. Used in float type operations to set the float time       |       |        |
|                  |               |         |                    | of the second and subsequent floats using the formula: Float Time =          |       |        |
| 0x010A           | INTEG_SETUP_A | 15      | SINGLE_INTEG_X     | MIN_PERIOD_x – MOD_WIDTH_x.<br>Use single integrator pulse.                  | 0x0   | R/W    |
| 0x010A<br>0x012A | INTEG_SETUP_B | 15      | SINGLE_INTEG_X     | 0: use both generated integrator clocks.                                     | 0.00  | N/ V V |
| 0x012A           | INTEG_SETUP_C |         |                    | 1: skip the second integrator clock.                                         |       |        |
| 0x014A           | INTEG_SETUP_D | [14:12] | CH2_AMP_DISABLE_x  | Amplifier disables for power control. Set the appropriate bit to disable the | 0x0   | R/W    |
|                  |               | [14.12] | CITZ_AWF_DISABLE_X | Channel 2 amplifier in Time Slot x.                                          | 0.00  | D( VV  |
| 0x018A           | INTEG_SETUP_E |         |                    | 0: TIA.                                                                      |       |        |
| Dx01AA           | INTEG SETUP F |         |                    | 1: band-pass filter.                                                         |       |        |
| Dx01CA           | INTEG_SETUP_G |         |                    | 2: integrator.                                                               |       |        |
| 0x01EA           | INTEG_SETUP_H | 11      | AFE_INT_C_BUF_x    | Set to 1 to configure the integrator as a buffer in Time Slot x.             | 0x0   | R/W    |
| 0x020A           | INTEG SETUP I | [10:8]  | CH1_AMP_DISABLE_x  | Amplifier disables for power control. Set the appropriate bit to disable the | 0x0   | R/W    |
|                  |               | [10:0]  |                    | Channel 1 amplifier in Time Slot x.                                          | - Chi |        |
| 0x022A           | INTEG_SETUP_J |         |                    | 0: TIA.                                                                      |       |        |
| )x024A           | INTEG_SETUP_K |         |                    | 1: band-pass filter.                                                         |       |        |
| )x026A           | INTEG_SETUP_L |         |                    | 2: integrator.                                                               |       |        |
|                  |               | [7:6]   | ADC_COUNT_x        | ADC Conversions per Pulse. Number of conversions = ADC COUNT + 1.            | 0x0   | R/W    |
|                  |               | 5       | Reserved           | Reserved.                                                                    | 0x0   | R      |

| Addr             | Name          | Bits    | Bit Name       | Description                                                                                        | Reset  | Access |
|------------------|---------------|---------|----------------|----------------------------------------------------------------------------------------------------|--------|--------|
|                  |               | [4:0]   | INTEG_WIDTH_A  | Integrator Clock Width in μs. Must be >0.                                                          | 0x3    | R/W    |
| x010B            | INTEG_OS_A    | [15:13] | Reserved       | Reserved.                                                                                          | 0x0    | R      |
| 0x012B           | INTEG_OS_B    | [12:0]  | INTEG_OFFSET_x | Integrator Clock Offset for Time Slot x in 31.25 ns Increments per LSB.                            | 0x0214 | R/W    |
| )x014B           | INTEG_OS_C    |         |                | Must be >1 µs (0x0020).                                                                            |        |        |
| 0x016B           | INTEG_OS_D    |         |                |                                                                                                    |        |        |
| 0x018B           | INTEG_OS_E    |         |                |                                                                                                    |        |        |
| 0x01AB           | INTEG_OS_F    |         |                |                                                                                                    |        |        |
| 0x01CB           | INTEG_OS_G    |         |                |                                                                                                    |        |        |
| 0x01EB           | INTEG_OS_H    |         |                |                                                                                                    |        |        |
| 0x020B           | INTEG_OS_I    |         |                |                                                                                                    |        |        |
| 0x022B           | INTEG_OS_J    |         |                |                                                                                                    |        |        |
| )x024B           | INTEG_OS_K    |         |                |                                                                                                    |        |        |
| )x026B           | INTEG_OS_L    |         |                |                                                                                                    |        |        |
| 0x010C           | MOD_PULSE_A   | [15:8]  | MOD_WIDTH_x    | Modulation Pulse Width for Time Slot x in $\mu$ s. 0 = disable.                                    | 0x0    | R/W    |
| 0x012C           | MOD_PULSE_B   | [7:0]   | MOD_OFFSET_x   | Modulation Pulse Offset for Time Slot x in µs. Must be >0.                                         | 0x1    | R/W    |
| 0x014C           | MOD_PULSE_C   |         |                |                                                                                                    |        |        |
| Dx016C           | MOD_PULSE_D   |         |                |                                                                                                    |        |        |
| 0x018C           | MOD_PULSE_E   |         |                |                                                                                                    |        |        |
| Dx01AC           | MOD_PULSE_F   |         |                |                                                                                                    |        |        |
| )x01CC           | MOD_PULSE_G   |         |                |                                                                                                    |        |        |
| x01EC            | MOD_PULSE_H   |         |                |                                                                                                    |        |        |
| )x020C           | MOD_PULSE_I   |         |                |                                                                                                    |        |        |
| )x022C           | MOD_PULSE_J   |         |                |                                                                                                    |        |        |
| 0x0220           | MOD_PULSE_K   |         |                |                                                                                                    |        |        |
| 0x0210           | MOD_PULSE_L   |         |                |                                                                                                    |        |        |
| )x0113           | DIGINT_LIT_A  | [15:9]  | Reserved       | Reserved.                                                                                          | 0x0    | R      |
| Dx0133           | DIGINT_LIT_B  | [8:0]   | LIT_OFFSET_x   | Digital Integration Mode, Acquisition Window Lit Offset in µs for Time Slot x.                     |        | R/W    |
| 0x0153           | DIGINT_LIT_C  | [0.0]   |                | Also, impulse response mode offset. Must be >0.                                                    | 0,20   | 1.0.00 |
| )x0173           | DIGINT_LIT_D  |         |                |                                                                                                    |        |        |
| )x0193           | DIGINT_LIT_E  |         |                |                                                                                                    |        |        |
| x01B3            | DIGINT_LIT_F  |         |                |                                                                                                    |        |        |
| )x01D3           | DIGINT_LIT_G  |         |                |                                                                                                    |        |        |
| x01F3            |               |         |                |                                                                                                    |        |        |
|                  | DIGINT_LIT_H  |         |                |                                                                                                    |        |        |
| )x0213<br>)x0233 | DIGINT_LIT_I  |         |                |                                                                                                    |        |        |
|                  | DIGINT_LIT_J  |         |                |                                                                                                    |        |        |
| )x0253           | DIGINT_LIT_K  |         |                |                                                                                                    |        |        |
| )x0273           | DIGINT_LIT_L  | [45.7]  |                | Distillate median Media Association Window Dark Offset Offset Offset Offset                        | 0040   | DAA    |
| 0x0114           | DIGINT_DARK_A | [15:7]  | DARK2_OFFSET_x | Digital Integration Mode, Acquisition Window Dark Offset 2 for Time Slot x in µs. Must be >0.      | 0x046  | R/W    |
| Dx0134           | DIGINT_DARK_B | 10.01   |                |                                                                                                    | 0.0    | DAA    |
| 0x0154           | DIGINT_DARK_C | [6:0]   | DARK1_OFFSET_x | Digital Integration Mode, Acquisition Window Dark Offset 1 for Time Slot x in $\mu$ s. Must be >0. | 0x6    | R/W    |
| )x0174           | DIGINT_DARK_D |         |                | $11 \ \mu\text{s}$ . Must be $>0$ .                                                                |        |        |
| )x0194           | DIGINT_DARK_E |         |                |                                                                                                    |        |        |
| )x01B4           | DIGINT_DARK_F |         |                |                                                                                                    |        |        |
| )x01D4           | DIGINT_DARK_G |         |                |                                                                                                    |        |        |
| 0x01F4           | DIGINT_DARK_H |         |                |                                                                                                    |        |        |
| )x0214           | DIGINT_DARK_I |         |                |                                                                                                    |        |        |
| )x0234           | DIGINT_DARK_J |         |                |                                                                                                    |        |        |
| )x0254           | DIGINT_DARK_K |         |                |                                                                                                    |        |        |

#### Table 33. Register Details

| Addr   | Name          | Bits | Bit Name | Description | Reset | Access |
|--------|---------------|------|----------|-------------|-------|--------|
| 0x0274 | DIGINT_DARK_L |      |          |             |       |        |

## LED CONTROL AND TIMING REGISTERS

| Addr   | Name        | Bits   | Bit Name         | Description                                                                      | Reset | Access |
|--------|-------------|--------|------------------|----------------------------------------------------------------------------------|-------|--------|
| 0x0105 | LED_POW12_A | 15     | LED_DRIVESIDE2_x | LED Output Select for LED2x.                                                     | 0x0   | R/W    |
| 0x0125 | LED_POW12_B |        |                  | 0: drive LED on Output LED2A.                                                    |       |        |
| 0x0145 | LED_POW12_C |        |                  |                                                                                  |       |        |
| 0x0165 | LED_POW12_D | [14:8] | LED_CURRENT2_x   | LED Current Setting for LED2A Output. Set to 0 to disable. Output current varies | 0x0   | R/W    |
| 0x0185 | LED_POW12_E |        |                  | monotonically from 2 mA to 200 mA for values between 0x01 and 0x7F.              |       |        |
| 0x01A5 | LED_POW12_F |        |                  |                                                                                  |       |        |
| 0x01C5 | LED_POW12_G | 7      | LED_DRIVESIDE1_x | LED Output Select for LED1x.                                                     | 0x0   | R/W    |
| 0x01E5 | LED_POW12_H |        |                  | 0: drive LED on Output LED1A.                                                    |       |        |
| 0x0205 | LED_POW12_I |        |                  |                                                                                  |       |        |
| 0x0225 | LED_POW12_J | [6:0]  | LED_CURRENT1_x   | LED Current Setting for LED1A Output. Set to 0 to disable. Output current varies | 0x0   | R/W    |
| 0x0245 | LED_POW12_K |        |                  | monotonically from 2 mA to 200 mA for values between 0x01 and 0x7F.              |       |        |
| 0x0265 | LED_POW12_L |        |                  |                                                                                  |       |        |
| 0x0106 | LED_POW34_A | 15     | LED_DRIVESIDE4_x | LED Output Select for LED4x.                                                     | 0x0   | R/W    |
| 0x0126 | LED_POW34_B |        |                  | 0: drive LED on Output LED4A.                                                    |       |        |
| 0x0146 | LED_POW34_C |        |                  |                                                                                  |       |        |
| 0x0166 | LED_POW34_D | [14:8] | LED_CURRENT4_x   | LED Current Setting for LED4A Output. Set to 0 to disable. Output current varies | 0x0   | R/W    |
| 0x0186 | LED_POW34_E |        |                  | monotonically from 2 mA to 200 mA for values between 0x01 and 0x7F.              |       |        |
| 0x01A6 | LED_POW34_F |        |                  |                                                                                  |       |        |
| 0x01C6 | LED_POW34_G | 7      | LED_DRIVESIDE3_x | LED Output Select for LED3x.                                                     | 0x0   | R/W    |
| 0x01E6 | LED_POW34_H |        |                  | 0: drive LED on Output LED3A.                                                    |       |        |
| 0x0206 | LED_POW34_I |        |                  |                                                                                  |       |        |
| 0x0226 | LED_POW34_J | [6:0]  | LED_CURRENT3_x   | LED Current Setting for LED3A Output. Set to 0 to disable. Output current varies | 0x0   | R/W    |
| 0x0246 | LED_POW34_K |        |                  | monotonically from 2 mA to 200 mA for values between 0x01 and 0x7F.              |       |        |
| 0x0266 | LED_POW34_L |        |                  |                                                                                  |       |        |
| 0x0109 | LED_PULSE_A | [15:8] | LED_WIDTH_x      | LED Pulse Width in µs. 0 = disable.                                              | 0x2   | R/W    |
| 0x0129 | LED_PULSE_B | [7:0]  | LED_OFFSET_x     | LED Pulse Offset in µs. Set to a minimum of 16 µs (0x10). Must be >0.            | 0x10  | R/W    |
| 0x0149 | LED_PULSE_C |        |                  |                                                                                  |       |        |
| 0x0169 | LED_PULSE_D |        |                  |                                                                                  |       |        |
| 0x0189 | LED_PULSE_E |        |                  |                                                                                  |       |        |
| 0x01A9 | LED_PULSE_F |        |                  |                                                                                  |       |        |
| 0x01C9 | LED_PULSE_G |        |                  |                                                                                  |       |        |
| 0x01E9 | LED_PULSE_H |        |                  |                                                                                  |       |        |
| 0x0209 | LED_PULSE_I |        |                  |                                                                                  |       |        |
| 0x0229 | LED_PULSE_J |        |                  |                                                                                  |       |        |
| 0x0249 | LED_PULSE_K |        |                  |                                                                                  |       |        |
| 0x0269 | LED_PULSE_L |        |                  |                                                                                  |       |        |

# ADC OFFSET REGISTERS

### Table 35. Register Details

| Addr   | Name       | Bits    | Bit Name         | Description                                                                                            | Reset | Access |
|--------|------------|---------|------------------|--------------------------------------------------------------------------------------------------------|-------|--------|
| 0x010E | ADC_OFF1_A | [15:14] | Reserved         | Reserved.                                                                                              | 0x0   | R      |
| 0x012E | ADC_OFF1_B | [13:0]  | CH1_ADC_ADJUST_x | Adjustment to ADC Value. This value is subtracted from the ADC value for                               | 0x0   | R/W    |
| 0x014E | ADC_OFF1_C |         |                  | Channel 1 in Time Slot x. Set to 0 for chop and float modes.                                           |       |        |
| 0x016E | ADC_OFF1_D |         |                  |                                                                                                        |       |        |
| 0x018E | ADC_OFF1_E |         |                  |                                                                                                        |       |        |
| 0x01AE | ADC_OFF1_F |         |                  |                                                                                                        |       |        |
| 0x01CE | ADC_OFF1_G |         |                  |                                                                                                        |       |        |
| 0x01EE | ADC_OFF1_H |         |                  |                                                                                                        |       |        |
| 0x020E | ADC_OFF1_I |         |                  |                                                                                                        |       |        |
| 0x022E | ADC_OFF1_J |         |                  |                                                                                                        |       |        |
| 0x024E | ADC_OFF1_K |         |                  |                                                                                                        |       |        |
| 0x026E | ADC_OFF1_L |         |                  |                                                                                                        |       |        |
| 0x010F | ADC_OFF2_A | 15      | ZERO_ADJUST_x    | Additive Offset for Signal Value. Set to 1 to add 2048 to the signal value prior to clipping positive. | 0x0   | R/W    |
| 0x012F | ADC_OFF2_B | 14      | Reserved         | Reserved.                                                                                              |       |        |
| 0x014F | ADC_OFF2_C | [13:0]  | CH2_ADC_ADJUST_x | Adjustment to ADC Value. This value is subtracted from the ADC value for                               | 0x0   | R/W    |
| 0x016F | ADC_OFF2_D |         |                  | Channel 2 in Time Slot x. Set to 0 for chop and float modes.                                           |       |        |
| 0x018F | ADC_OFF2_E |         |                  |                                                                                                        |       |        |
| 0x01AF | ADC_OFF2_F |         |                  |                                                                                                        |       |        |
| 0x01CF | ADC_OFF2_G |         |                  |                                                                                                        |       |        |
| 0x01EF | ADC_OFF2_H |         |                  |                                                                                                        |       |        |
| 0x020F | ADC_OFF2_I |         |                  |                                                                                                        |       |        |
| 0x022F | ADC_OFF2_J |         |                  |                                                                                                        |       |        |
| 0x024F | ADC_OFF2_K |         |                  |                                                                                                        |       |        |
| 0x026F | ADC_OFF2_L |         |                  |                                                                                                        |       |        |

# **OUTPUT DATA REGISTERS**

| Addr   | Name        | Bits   | Bit Name    | Description                                 | Reset | Access |
|--------|-------------|--------|-------------|---------------------------------------------|-------|--------|
| 0x002F | FIFO_DATA   | [15:0] | FIFO_DATA   | FIFO Data Port.                             | 0x0   | R      |
| 0x0030 | SIGNAL1_L_A | [15:0] | SIGNAL1_L_A | Signal Channel 1 lower half Time Slot A     | 0x0   | R      |
| 0x0031 | SIGNAL1_H_A | [15:0] | SIGNAL1_H_A | Signal Channel 1 upper half Time Slot A     | 0x0   | R      |
| )x0032 | SIGNAL2_L_A | [15:0] | SIGNAL2_L_A | Signal Channel 2 lower half Time Slot A     | 0x0   | R      |
| )x0033 | SIGNAL2_H_A | [15:0] | SIGNAL2_H_A | Signal Channel 2 upper half Time Slot A     | 0x0   | R      |
| )x0034 | DARK1_L_A   | [15:0] | DARK1_L_A   | Dark Channel 1 value lower half Time Slot A | 0x0   | R      |
| )x0035 | DARK1_H_A   | [15:0] | DARK1_H_A   | Dark Channel 1 value upper half Time Slot A | 0x0   | R      |
| x0036  | DARK2_L_A   | [15:0] | DARK2_L_A   | Dark Channel 2 value lower half Time Slot A | 0x0   | R      |
| )x0037 | DARK2_H_A   | [15:0] | DARK2_H_A   | Dark Channel 2 value upper half Time Slot A | 0x0   | R      |
| )x0038 | SIGNAL1_L_B | [15:0] | SIGNAL1_L_B | Signal Channel 1 lower half Time Slot B     | 0x0   | R      |
| x0039  | SIGNAL1_H_B | [15:0] | SIGNAL1_H_B | Signal Channel 1 upper half Time Slot B     | 0x0   | R      |
| x003A  | SIGNAL2_L_B | [15:0] | SIGNAL2_L_B | Signal Channel 2 lower half Time Slot B     | 0x0   | R      |
| )x003B | SIGNAL2_H_B | [15:0] | SIGNAL2_H_B | Signal Channel 2 upper half Time Slot B     | 0x0   | R      |
| )x003C | DARK1_L_B   | [15:0] | DARK1_L_B   | Dark Channel 1 value lower half Time Slot B | 0x0   | R      |
| )x003D | DARK1_H_B   | [15:0] | DARK1_H_B   | Dark Channel 1 value upper half Time Slot B | 0x0   | R      |
| x003E  | DARK2_L_B   | [15:0] | DARK2_L_B   | Dark Channel 2 value lower half Time Slot B | 0x0   | R      |
| 0x003F | DARK2_H_B   | [15:0] | DARK2_H_B   | Dark Channel 2 value upper half Time Slot B | 0x0   | R      |

| Addr           | Name        | Bits   | Bit Name    | Description                                 | Reset      | Access |
|----------------|-------------|--------|-------------|---------------------------------------------|------------|--------|
| )x0040         | SIGNAL1_L_C | [15:0] | SIGNAL1_L_C | Signal Channel 1 lower half Time Slot C     | 0x0        | R      |
| x0041          | SIGNAL1_H_C | [15:0] | SIGNAL1_H_C | Signal Channel 1 upper half Time Slot C     | 0x0        | R      |
| x0042          | SIGNAL2_L_C | [15:0] | SIGNAL2_L_C | Signal Channel 2 lower half Time Slot C     | 0x0        | R      |
| )x0043         | SIGNAL2_H_C | [15:0] | SIGNAL2_H_C | Signal Channel 2 upper half Time Slot C     | 0x0        | R      |
| )x0044         | DARK1_L_C   | [15:0] | DARK1_L_C   | Dark Channel 1 value lower half Time Slot C | 0x0        | R      |
| )x0045         | DARK1_H_C   | [15:0] | DARK1_H_C   | Dark Channel 1 value upper half Time Slot C | 0x0        | R      |
| 0x0046         | DARK2_L_C   | [15:0] | DARK2_L_C   | Dark Channel 2 value lower half Time Slot C | 0x0        | R      |
| )x0047         | DARK2_H_C   | [15:0] | DARK2_H_C   | Dark Channel 2 value upper half Time Slot C | 0x0        | R      |
| 0x0048         | SIGNAL1_L_D | [15:0] | SIGNAL1_L_D | Signal Channel 1 lower half Time Slot D     | 0x0        | R      |
| )x0049         | SIGNAL1_H_D | [15:0] | SIGNAL1_H_D | Signal Channel 1 upper half Time Slot D     | 0x0        | R      |
| )x004A         | SIGNAL2_L_D | [15:0] | SIGNAL2_L_D | Signal Channel 2 lower half Time Slot D     | 0x0        | R      |
| )x004B         | SIGNAL2_H_D | [15:0] | SIGNAL2_H_D | Signal Channel 2 upper half Time Slot D     | 0x0        | R      |
| x004C          | DARK1_L_D   | [15:0] | DARK1_L_D   | Dark Channel 1 value lower half Time Slot D | 0x0        | R      |
| x004D          | DARK1_H_D   | [15:0] | DARK1_H_D   | Dark Channel 1 value upper half Time Slot D | 0x0        | R      |
| x004E          | DARK2_L_D   | [15:0] | DARK2_L_D   | Dark Channel 2 value lower half Time Slot D | 0x0        | R      |
| x004F          | DARK2_H_D   | [15:0] | DARK2_H_D   | Dark Channel 2 value upper half Time Slot D | 0x0        | R      |
| x0050          | SIGNAL1_L_E | [15:0] | SIGNAL1_L_E | Signal Channel 1 lower half Time Slot E     | 0x0        | R      |
| x0051          | SIGNAL1 H E | [15:0] | SIGNAL1_H_E | Signal Channel 1 upper half Time Slot E     | 0x0        | R      |
| x0052          | SIGNAL2_L_E | [15:0] | SIGNAL2_L_E | Signal Channel 2 lower half Time Slot E     | 0x0        | R      |
| )x0053         | SIGNAL2_H_E | [15:0] | SIGNAL2_H_E | Signal Channel 2 upper half Time Slot E     | 0x0        | R      |
| x0054          | DARK1_L_E   | [15:0] | DARK1_L_E   | Dark Channel 1 value lower half Time Slot E | 0x0        | R      |
| x0055          | DARK1_H_E   | [15:0] | DARK1_H_E   | Dark Channel 1 value upper half Time Slot E | 0x0        | R      |
| x0056          | DARK2_L_E   | [15:0] | DARK2_L_E   | Dark Channel 2 value lower half Time Slot E | 0x0        | R      |
| x0057          | DARK2_H_E   | [15:0] | DARK2_H_E   | Dark Channel 2 value upper half Time Slot E | 0x0        | R      |
| x0058          | SIGNAL1_L_F | [15:0] | SIGNAL1_L_F | Signal Channel 1 lower half Time Slot F     | 0x0        | R      |
| x0059          | SIGNAL1_H_F | [15:0] | SIGNAL1_H_F | Signal Channel 1 upper half Time Slot F     | 0x0        | R      |
| x005A          | SIGNAL2_L_F | [15:0] | SIGNAL2_L_F | Signal Channel 2 lower half Time Slot F     | 0x0        | R      |
| x005B          | SIGNAL2_H_F | [15:0] | SIGNAL2_H_F | Signal Channel 2 upper half Time Slot F     | 0x0        | R      |
| x005C          | DARK1 L F   | [15:0] | DARK1_L_F   | Dark Channel 1 value lower half Time Slot F | 0x0        | R      |
| x005D          | DARK1_H_F   | [15:0] | DARK1_H_F   | Dark Channel 1 value upper half Time Slot F | 0x0        | R      |
| x005E          | DARK2_L_F   | [15:0] | DARK2_L_F   | Dark Channel 2 value lower half Time Slot F | 0x0        | R      |
| x005F          | DARK2_H_F   | [15:0] | DARK2_H_F   | Dark Channel 2 value upper half Time Slot F | 0x0        | R      |
| x0060          | SIGNAL1_L_G | [15:0] | SIGNAL1_L_G | Signal Channel 1 lower half Time Slot G     | 0x0        | R      |
| x0061          | SIGNAL1_H_G | [15:0] | SIGNAL1_H_G | Signal Channel 1 upper half Time Slot G     | 0x0<br>0x0 | R      |
| x0062          | SIGNAL2_L_G | [15:0] | SIGNAL1_1_G | Signal Channel 2 lower half Time Slot G     | 0x0<br>0x0 | R      |
| x0063          | SIGNAL2_H_G | [15:0] | SIGNAL2_L_G | Signal Channel 2 upper half Time Slot G     | 0x0<br>0x0 | R      |
| x0003<br>x0064 |             |        | DARK1_L_G   | Dark Channel 1 value lower half Time Slot G | 0x0<br>0x0 | R      |
|                | DARK1_L_G   | [15:0] |             |                                             |            |        |
| x0065          | DARK1_H_G   | [15:0] | DARK1_H_G   | Dark Channel 1 value upper half Time Slot G | 0x0        | R      |
| x0066          | DARK2_L_G   | [15:0] | DARK2_L_G   | Dark Channel 2 value lower half Time Slot G | 0x0        | R      |
| x0067          | DARK2_H_G   | [15:0] | DARK2_H_G   | Dark Channel 2 value upper half Time Slot G | 0x0        | R      |
| x0068          | SIGNAL1_L_H | [15:0] | SIGNAL1_L_H | Signal Channel 1 lower half Time Slot H     | 0x0        | R      |
| x0069          | SIGNAL1_H_H | [15:0] | SIGNAL1_H_H | Signal Channel 1 upper half Time Slot H     | 0x0        | R      |
| x006A          | SIGNAL2_L_H | [15:0] | SIGNAL2_L_H | Signal Channel 2 lower half Time Slot H     | 0x0        | R      |
| x006B          | SIGNAL2_H_H | [15:0] | SIGNAL2_H_H | Signal Channel 2 upper half Time Slot H     | 0x0        | R      |
| x006C          | DARK1_L_H   | [15:0] | DARK1_L_H   | Dark Channel 1 value lower half Time Slot H | 0x0        | R      |
| x006D          | DARK1_H_H   | [15:0] | DARK1_H_H   | Dark Channel 1 value upper half Time Slot H | 0x0        | R      |
| x006E          | DARK2_L_H   | [15:0] | DARK2_L_H   | Dark Channel 2 value lower half Time Slot H | 0x0        | R      |
| )x006F         | DARK2_H_H   | [15:0] | DARK2_H_H   | Dark Channel 2 value upper half Time Slot H | 0x0        | R      |

| Addr   | Register Details<br>Name | Bits   | Bit Name    | Description                                 | Reset | Access |
|--------|--------------------------|--------|-------------|---------------------------------------------|-------|--------|
| 0x0070 |                          | ļ      |             |                                             |       |        |
|        | SIGNAL1_L_I              | [15:0] | SIGNAL1_L_I | Signal Channel 1 lower half Time Slot I     | 0x0   | R      |
| 0x0071 | SIGNAL1_H_I              | [15:0] | SIGNAL1_H_I | Signal Channel 1 upper half Time Slot I     | 0x0   | R      |
| 0x0072 | SIGNAL2_L_I              | [15:0] | SIGNAL2_L_I | Signal Channel 2 lower half Time Slot I     | 0x0   | R      |
| 0x0073 | SIGNAL2_H_I              | [15:0] | SIGNAL2_H_I | Signal Channel 2 upper half Time Slot I     | 0x0   | R      |
| 0x0074 | DARK1_L_I                | [15:0] | DARK1_L_I   | Dark Channel 1 value lower half Time Slot I | 0x0   | R      |
| 0x0075 | DARK1_H_I                | [15:0] | DARK1_H_I   | Dark Channel 1 value upper half Time Slot I | 0x0   | R      |
| 0x0076 | DARK2_L_I                | [15:0] | DARK2_L_I   | Dark Channel 2 value lower half Time Slot I | 0x0   | R      |
| 0x0077 | DARK2_H_I                | [15:0] | DARK2_H_I   | Dark Channel 2 value upper half Time Slot I | 0x0   | R      |
| 0x0078 | SIGNAL1_L_J              | [15:0] | SIGNAL1_L_J | Signal Channel 1 lower half Time Slot J     | 0x0   | R      |
| 0x0079 | SIGNAL1_H_J              | [15:0] | SIGNAL1_H_J | Signal Channel 1 upper half Time Slot J     | 0x0   | R      |
| 0x007A | SIGNAL2_L_J              | [15:0] | SIGNAL2_L_J | Signal Channel 2 lower half Time Slot J     | 0x0   | R      |
| 0x007B | SIGNAL2_H_J              | [15:0] | SIGNAL2_H_J | Signal Channel 2 upper half Time Slot J     | 0x0   | R      |
| 0x007C | DARK1_L_J                | [15:0] | DARK1_L_J   | Dark Channel 1 value lower half Time Slot J | 0x0   | R      |
| 0x007D | DARK1_H_J                | [15:0] | DARK1_H_J   | Dark Channel 1 value upper half Time Slot J | 0x0   | R      |
| 0x007E | DARK2_L_J                | [15:0] | DARK2_L_J   | Dark Channel 2 value lower half Time Slot J | 0x0   | R      |
| 0x007F | DARK2_H_J                | [15:0] | DARK2_H_J   | Dark Channel 2 value upper half Time Slot J | 0x0   | R      |
| 0x0080 | SIGNAL1_L_K              | [15:0] | SIGNAL1_L_K | Signal Channel 1 lower half Time Slot K     | 0x0   | R      |
| 0x0081 | SIGNAL1_H_K              | [15:0] | SIGNAL1_H_K | Signal Channel 1 upper half Time Slot K     | 0x0   | R      |
| 0x0082 | SIGNAL2_L_K              | [15:0] | SIGNAL2_L_K | Signal Channel 2 lower half Time Slot K     | 0x0   | R      |
| 0x0083 | SIGNAL2_H_K              | [15:0] | SIGNAL2_H_K | Signal Channel 2 upper half Time Slot K     | 0x0   | R      |
| 0x0084 | DARK1_L_K                | [15:0] | DARK1_L_K   | Dark Channel 1 value lower half Time Slot K | 0x0   | R      |
| 0x0085 | DARK1_H_K                | [15:0] | DARK1_H_K   | Dark Channel 1 value upper half Time Slot K | 0x0   | R      |
| 0x0086 | DARK2_L_K                | [15:0] | DARK2_L_K   | Dark Channel 2 value lower half Time Slot K | 0x0   | R      |
| 0x0087 | DARK2_H_K                | [15:0] | DARK2_H_K   | Dark Channel 2 value upper half Time Slot K | 0x0   | R      |
| 0x0088 | SIGNAL1_L_L              | [15:0] | SIGNAL1_L_L | Signal Channel 1 lower half Time Slot L     | 0x0   | R      |
| 0x0089 | SIGNAL1_H_L              | [15:0] | SIGNAL1_H_L | Signal Channel 1 upper half Time Slot L     | 0x0   | R      |
| 0x008A | SIGNAL2_L_L              | [15:0] | SIGNAL2_L_L | Signal Channel 2 lower half Time Slot L     | 0x0   | R      |
| 0x008B | SIGNAL2_H_L              | [15:0] | SIGNAL2_H_L | Signal Channel 2 upper half Time Slot L     | 0x0   | R      |
| 0x008C | DARK1_L_L                | [15:0] | DARK1_L_L   | Dark Channel 1 value lower half Time Slot L | 0x0   | R      |
| 0x008D | DARK1_H_L                | [15:0] | DARK1_H_L   | Dark Channel 1 value upper half Time Slot L | 0x0   | R      |
| 0x008E | DARK2_L_L                | [15:0] | DARK2_L_L   | Dark Channel 2 value lower half Time Slot L | 0x0   | R      |
| 0x008F | DARK2_H_L                | [15:0] | DARK2_H_L   | Dark Channel 2 value upper half Time Slot L | 0x0   | R      |

## **OUTLINE DIMENSIONS**



Dimensions shown in millimeters

Updated: February 18, 2022

## **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description        | Packing Quantity | Package<br>Option |
|--------------------|-------------------|----------------------------|------------------|-------------------|
| ADPD4200BCBZR7     | -40°C to +85°C    | CHIPS W/SOLDER BUMPS/WLCSP | Reel, 1500       | CB-24-5           |

<sup>1</sup> Z = RoHS Compliant Part.

## **EVALUATION BOARDS**

| Model <sup>1, 2</sup> | Description           |
|-----------------------|-----------------------|
| EVAL-ADPD4200Z-PPG    | Evaluation Board      |
| EVAL-ADPDUCZ          | Microcontroller Board |

<sup>1</sup> Z = RoHS-Compliant Part.

<sup>2</sup> The EVAL-ADPDUCZ is the microcontroller board, ordered separately, which is required to interface with the EVAL-ADPD4200Z-PPG evaluation board.

