## **AK4702EQ** ## 2ch DAC with AV SCART switch #### **GENERAL DESCRIPTION** The AK4702 offers the ideal features for digital set-top-box systems. Using AKM's multi-bit architecture for its modulator, the AK4702 delivers a wide dynamic range while preserving linearity for improved THD+N performance. The AK4702 integrates a combination of SCF and CTF filters, removing the need for high cost external filters and increasing performance for systems with excessive clock jitter. The AK4702 also including the audio switches and volumes designed primarily for digital set-top-box systems. The AK4702 is offered in a space saving 48-pin LQFP package. #### **FEATURES** | DAC | |-----------------------------------------------------------------------------| | ☐ Sampling Rates Ranging from 8kHz to 50kHz | | ☐ 18bit 8x FIR Digital Filter | | ☐ 2nd order Analog LPF | | ☐ On chip Buffer with Single-ended Output | | □ Digital de-emphasis for 32k, 44.1k and 48kHz sampling | | ☐ I/F format: 18bit MSB justified, 18/16bit LSB justified, I <sup>2</sup> S | | ☐ Master clock: 256fs, 384fs | | ☐ High Tolerance to Clock Jitter | | Analog switches for SCART | | Audio section | | ☐ THD+N: -86dB (@2Vrms) | | ☐ Dynamic Range: 96dB (@2Vrms) | | ☐ Stereo Analog Volume with Zero-cross Detection Circuit | | (+6dB to -60dB & Mute) | | ☐ Five Analog Inputs | | Two Stereo Input (TV, VCR SCART) | | One Mono Input for Tone | | ☐ Five Analog Outputs | | Two Stereo Outputs (TV, VCR SCART) | | One Mono Output | | ☐ Loop-through mode for standby | | ☐ Pop Noise Free Circuit for Power on/off | | Video section | | □ 75ohm driver | | ☐ 6dB Gain for Outputs | | □ Adjustable gain | | ☐ Four CVBS/Y inputs (ENCx2, TV, VCR), | | Three CVBS/Y output (RF, TV, VCR) | | ☐ Three R/C inputs (ENCx2, VCR), Two R/C output (TV, VCR) | | ☐ Bi-directional control for VCR-Chroma/Red | | ☐ Two G and B inputs (ENC, VCR), One G and B outputs (TV) | | Power supply | | ☐ 5V+/-5% and 12.6V~10V | | ☐ Low Power Dissipation | | Package | | ☐ Small 48pin LQFP | MS0424-E-00 2005/09 Audio Block #### ■ Ordering Guide AK4702EQ $-10 \sim +70^{\circ}$ C 48pin LQFP (0.5mm pitch) #### ■ Pin Layout ## ■ Compatibility with AK4702 | | AK4702 | AK4702EQ | |-----------------------|--------------------------|--------------------| | THD+N at 3Vrms output | -60dB | - | | DG, DP | -/+3%, -/+3deg (min/max) | 0.4%, 0.8deg (typ) | ## PIN/FUNCTION | No. | Pin Name | I/O | Function | |-----|----------|-----|-------------------------------------------------------------------------------| | 1 | VCRC | 0 | Chrominance Output Pin for VCR | | 2 | VVSS | - | Video Ground Pin. 0V. | | 3 | TVVOUT | О | Composite/Luminance Output Pin for TV | | 4 | VVD2 | - | Video Power Supply Pin #2. 5V | | | | | Normally connected to VVSS with a 0.1µF ceramic capacitor in parallel with | | | | | a 10µF electrolytic cap. | | 5 | TVRC | 0 | Red/Chrominance Output Pin for TV | | 6 | TVG | 0 | Green Output Pin for TV | | 7 | TVB | 0 | Blue Output Pin for TV | | 8 | VVD1 | - | Video Power Supply Pin #1. 5V | | | | | Normally connected to VVSS with a 0.1µF ceramic capacitor in parallel with | | | | | a 10µF electrolytic cap. | | 9 | ENCB | I | Blue Input Pin for Encoder | | 10 | ENCG | I | Green Input Pin for Encoder | | 11 | ENCRC | I | Red/Chrominance Input Pin1 for Encoder | | 12 | ENCC | I | Chrominance Input Pin2 for Encoder | | 13 | ENCV | I | Composite/Luminance Input Pin1 for Encoder | | 14 | ENCY | I | Composite/Luminance Input Pin2 for Encoder | | 15 | TVVIN | I | Composite/Luminance Input Pin for TV | | 16 | VCRVIN | I | Composite/Luminance Input Pin for VCR | | 17 | VCRFB | I | Fast Blanking Input Pin for VCR | | 18 | VCRRC | I | Red/Chrominance Input Pin for VCR | | 19 | VCRG | I | Green Input Pin for VCR | | 20 | VCRB | I | Blue Input Pin for VCR | | 21 | INT | О | Interrupt Pin for Video Blanking | | 22 | VCRSB | I/O | Slow Blanking Input/Output Pin for VCR | | 23 | TVSB | О | Slow Blanking Output Pin for TV | | 24 | VCRINR | I | Rch VCR Audio Input Pin | | 25 | VCRINL | I | Lch VCR Audio Input Pin | | 26 | TVINR | I | Rch TV Audio Input Pin | | 27 | TVINL | I | Lch TV Audio Input Pin | | 28 | MONOIN | I | MONO Input Pin | | 29 | VCROUTR | О | Rch Analog Output Pin1 | | 30 | VCROUTL | O | Lch Analog Output Pin1 | | 31 | TVOUTR | O | Rch Analog Output Pin2 | | 32 | TVOUTL | О | Lch Analog Output Pin2 | | 33 | MONOOUT | О | MONO Analog Output Pin | | 34 | VP | - | Power Supply Pin. 12V | | | | | Normally connected to VSS with a 0.1µF ceramic capacitor in parallel with a | | | | | 10μF electrolytic cap. | | 35 | DVCOM | О | DAC Common Voltage Pin | | | | | Normally connected to VSS with a 0.1µF ceramic capacitor in parallel with a | | | | | 10μF electrolytic cap. | | 36 | PVCOM | О | Audio Common Voltage Pin | | | | | Normally connected to VSS with a 0.1µF ceramic capacitor in parallel with a | | | | | 10μF electrolytic cap. The caps affect the settling time of audio bias level. | ## PIN/FUNCTION (Continued) | 37 | VSS | - | Ground Pin. 0V. | |----|---------|-----|------------------------------------------------------------------------------| | 38 | VD | - | DAC Power Supply Pin. 5V | | | | | Normally connected to VSS with a 0.1 µF ceramic capacitor in parallel with a | | | | | 10μF electrolytic cap. | | 39 | MCLK | I | Master Clock Input Pin | | | | | An external TTL clock should be input on this pin. | | 40 | BICK | I | Audio Serial Data Clock Pin | | 41 | SDTI | I | Audio Serial Data Input Pin | | 42 | LRCK | I | L/R Clock Pin | | 43 | SCL | I | Control Data Clock Pin | | 44 | SDA | I/O | Control Data Pin | | 45 | PDN | I | Power-Down Mode Pin | | | | | When at "L", the AK4702 is in the power-down mode and is held in reset. The | | | | | AK4702 should always be reset upon power-up. | | 46 | RFV | О | Composite Output Pin for RF modulator | | 47 | VCRVOUT | О | Composite/Luminance Output Pin for VCR | | 48 | TVFB | О | Fast Blanking Output Pin for TV | Note: All input pins except pull-up/down pin should not be left floating. ## Internal Equivalent Circuits | Pin No. | Pin Name | Type | Equivalent Circuit | Description | |-----------------------------------------|--------------------------------------------|-------------|-----------------------|------------------------------------------------------------------| | 39<br>40<br>41<br>42<br>43<br>45 | MCLK<br>BICK<br>SDTI<br>LRCK<br>SCL<br>PDN | Digital IN | VD<br>200<br>W<br>VSS | | | 44 | SDA | Digital I/O | VD<br>200<br>W<br>VSS | I2C Bus voltage must not exceed VD. | | 21 | INT | Digital OUT | Vss ,,,,, | Normally connected to VD(5V) through 10kohm resister externally. | | 46<br>47<br>48<br>1<br>3<br>5<br>6<br>7 | RFV VCROUT TVFB VCRC TVVOUT TVRC TVG TVB | Video OUT | VVD1 VVD2 VVSS VVSS | | | Pin No. | Pin Name | Туре | Equivalent Circuit | Description | |----------------------------|-------------------------------------------------------|-----------|------------------------------------------------|---------------------------------------| | 9 | ENCB | • • | | | | 10 | ENCG | | _VVD1 | | | 11 | ENCRC | | <b>→</b> • • • • • • • • • • • • • • • • • • • | | | 12 | ENCC | | + . | | | 13 | ENCV | | ☆ 200 | | | 14 | ENCY | Video IN | <b>□ □ □ □ □ □ □ □ □ □</b> | | | 15 | TVVIN | | | | | 16 | VCRVIN | | | | | 17 | VCRFB | | /// vvss | | | 18 | VCRRC | | | | | 19 | VCRG | | | | | 20 | VCRB | | | | | 22<br>23 | VCRSB<br>TVSB | Video SB | 200 b-<br>200 b-<br>(120k) VSS VSS VSS | The 120kohm is not attached for TVSB. | | 24<br>25<br>26<br>27<br>28 | VCRINR<br>VCRINL<br>TVINR<br>TVINL<br>MONOIN | Audio IN | VP<br>200<br>WW- <br>VSS | | | 29<br>30<br>31<br>32<br>33 | VCROUTR<br>VCROUTL<br>TVOUTR<br>TVOUTL<br>MONOOU<br>T | Audio OUT | VP VP VP 100 VP VSS VSS VSS | | | 35<br>36 | DVCOM<br>PVCOM | VCOM OUT | VD VD VD W 100 VSS VSS VSS | | | ABSO | ABSOLUTE MAXIMUM RATINGS | | | | | | | | | |----------------------------------------------|--------------------------|------|----------|-------|--|--|--|--|--| | (VSS=VVSS=0V;Note: 1) | | | | | | | | | | | Parameter | Symbol | min | max | Units | | | | | | | Power Supply | VD | -0.3 | 6.0 | V | | | | | | | | VVD1 | -0.3 | 6.0 | V | | | | | | | | VVD2 | -0.3 | 6.0 | V | | | | | | | | VP | -0.3 | 14 | V | | | | | | | | VSS-VVSS (Note: 2) | - | 0.3 | V | | | | | | | Input Current (any pins except for supplies) | IIN | - | ±10 | mA | | | | | | | Input Voltage | VIND | -0.3 | VD+0.3 | V | | | | | | | Video Input Voltage | VINV | -0.3 | VVD1+0.3 | V | | | | | | | Audio Input Voltage | VINA | -0.3 | VP+0.3 | V | | | | | | | Ambient Operating Temperature | Ta | -10 | 70 | °C | | | | | | | Storage Temperature | Tstg | -65 | 150 | °C | | | | | | Note: 1. All voltages with respect to ground. Note: 2. VSS and VVSS must be connected to the same analog ground plane. WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. | RECOMMENDED OPERATING CONDITIONS | | | | | | | |----------------------------------|--------|------|-----|------|-------|--| | (VSS=VVSS=0V; Note: 1) | | | | | | | | Parameter | Symbol | min | typ | max | Units | | | Power Supply | VD | 4.75 | 5.0 | 5.25 | V | | | | VVD1 | 4.75 | 5.0 | VVD2 | V | | | | VVD2 | VVD1 | 5.0 | 5.25 | V | | | | VP | 10 | 12 | 12.6 | V | | Note: 3. Analog output voltage scales with the voltage of VD. AOUT (typ@0dB) = $2Vrms \times VD/5$ . #### $(Ta = 25^{\circ}C; VP=12V, VD = 5V; VVD1=VVD2 = 5V; fs = 48kHz; BICK = 64fs)$ **Power Supplies** Power Supply Current Normal Operation (PDN = "H"; Note: 4) VD 14 30 mA VVD1+VVD2 20 40 mA 5 10 mA Power-Down Mode (PDN = "L"; Note: 5) VD 10 100 μΑ VVD1+VVD2 10 100 μΑ 10 100 μΑ **ELECTRICAL CHARACTERISTICS** Note: 4. STBY bit ="L", All video outputs active. No signal, no load for A/V switches. fs=48kHz "0" data input for DAC. Note: 5. All digital inputs including clock pins (MCLK, BICK and LRCK) are held at VD or VSS. <sup>\*</sup>AKM assumes no responsibility for the usage beyond the conditions in this datasheet. | DIGITAL CHARACTERISTICS | | | | | | | | |--------------------------------------------|--------|-----|-----|------|-------|--|--| | $(Ta = 25^{\circ}C; VD = 4.75 \sim 5.25V)$ | | | | | | | | | Parameter | Symbol | min | typ | max | Units | | | | High-Level Input Voltage | VIH | 2.0 | - | - | V | | | | Low-Level Input Voltage | VIL | - | - | 0.8 | V | | | | Low-Level Output Voltage | VOL | - | - | 0.4 | V | | | | (SDA pin : Iout= 3mA, INT pin : Iout= | | | | | | | | | 1mA) | | | | | | | | | Input Leakage Current | Iin | - | - | ± 10 | μA | | | #### **ANALOG CHARACTERISTICS (AUDIO)** $(Ta = 25^{\circ}C; VP=12V, VD = 5V; VVD1=VVD2 = 5V; fs = 48kHz; BICK = 64fs; Signal Frequency = 1kHz; 18bit Input Data; Measurement frequency = 20Hz ~ 20kHz; R<sub>L</sub> <math>\geq$ 4.5k $\Omega$ ; Volume#0=Volume#1=0dB, 0dB=2Vrms output; unless otherwise specified) | Parameter | min | typ | max | Units | |---------------------------------------------------|------------|---------------|---------|--------| | DAC Resolution | | | 18 | bit | | Stereo Input: (TVINL/TVINR/VCRINL/VCRINR pins) | | | | | | Analog Input Characteristics | | | | | | Input Voltage | | | 2 | Vrms | | Input Resistance | 100 | 150 | - | kΩ | | Mono Input: (MONOIN pin) | | | | | | Analog Input Characteristics | | | | | | Input Voltage | | | 1 | Vrms | | Input Resistance | 40 | 60 | - | kΩ | | Stereo/Mono Output: (TVOUTL/TVOUTR/VCROUTL/VC | CROUTR/MOI | NOOUT pins; N | ote: 6) | | | Analog Output Characteristics | | • | | | | Volume#0 Step Width (0dB to -6dB) | | 6 | | dB | | Volume#1 Step Width (+6dB to -12dB) | 1.6 | 2 | 2.4 | dB | | (-12dB to -40dB) | 0.5 | 2 | 3.5 | dB | | (-40dB to -60dB) | 0.1 | 2 | 3.9 | dB | | THD+N (at 2Vrms output. Note: 7) | | -86 | -80 | dB | | Dynamic Range (-60dB Output, A-weighted. Note: 7) | 92 | 96 | | dB | | S/N (A-weighted. Note: 7) | 92 | 96 | | dB | | Interchannel Isolation (Note: 7, Note: 8) | 80 | 90 | | dB | | Interchannel Gain Mismatch (Note: 7, Note: 8) | - | 0.3 | - | dB | | Gain Drift | - | 200 | - | ppm/°C | | Load Resistance (AC-Lord; Note: 9) | | | | | | TVOUTL/R, VCROUTL/R, MONOOUT | 4.5 | | | kΩ | | Output Voltage (Note: 9, Note: 10) | 1.85 | 2 | 2.15 | Vrms | | Power Supply Rejection (PSR. Note: 11) | - | 50 | | dB | Note: 6. Measured by Audio Precision System Two Cascade. Note: 7. DAC to TVOUT. Note: 8. Between TVOUTL and TVOUTR with digital inputs 1kHz/0dBFS. Note: 9. THD+N: -80dB(min. at 2Vrns). Note: 10. Full-scale output voltage by DAC (0dBFS). Output voltage of DAC scales with the voltage of VD, Stereo output (typ@0dBFS) = $2Vrms \times VD/5$ when volume#0=volume#1=0dB. Do not output signals over 3Vrms. Note: 11. The PSR is applied to VD with 1kHz, 100mV. #### **FILTER CHARACTERISTICS (AUDIO)** $\overline{\text{(Ta = 25^{\circ}\text{C; VP=}10.0\sim12.6\text{V, VD} = 4.75\sim5.25\text{V, VVD1=}\text{VVD2} = 4.75\sim5.25\text{V; fs} = 48\text{kHz; DEM0} = \text{``1'', DEM1} = \text{``0''})}$ | Parameter | | | Symbol | min | typ | max | Units | |----------------|---------------------|------------|--------|-------|-------|--------|-------| | Digital filter | | | | | | | | | Passband | ±0.05dB | (Note: 12) | PB | 0 | | 21.77 | kHz | | | -6.0dB | | | - | 24.0 | - | kHz | | Stopband | | (Note: 12) | SB | 26.23 | | | kHz | | Passband Rip | ple | | PR | | | ± 0.06 | dB | | Stopband Atte | enuation | | SA | 54 | | | dB | | Group Delay | | (Note: 13) | GD | - | 19.1 | - | 1/fs | | Digital Filter | + LPF | | | | | | | | Frequency Re | esponse $0 \sim 20$ | .0kHz | FR | - | ± 0.5 | - | dB | Note: 12. The passband and stopband frequencies scale with fs (system sampling rate). ex.) PB=0.4535×fs (@±0.05dB), SB=0.546×fs. Note: 13. The calculating delay time which occurred by digital filtering. This time is from setting the 16/18bit data of both channels to input register to the output of analog signal. #### **ANALOG CHARACTERISTICS (VIDEO)** (Ta = 25°C; VP=12V, VD = 5V; VVD1=VVD2 = 5V; VVOL1/0= "00" unless specified.) | Parameter | Condit | ions | min | typ | max | Units | |-------------------------------|-----------------------------------------------------------------------------|---------------|------|------|-----|--------| | Sync tip clamp | | | | 0.7 | | V | | voltage at output | | | | | | | | Chrominance bias | | | | 2.2 | | V | | voltage at output | | | | | | | | Gain | Input=0.3Vp-p, 100kHz | | 5.5 | 6 | 6.5 | dB | | RGB Gain | Input=0.3Vp-p, 100kHz | VVOL1/0= "00" | 5.5 | 6 | 6.5 | dB | | | | VVOL1/0= "01" | 6.7 | 7.2 | 7.7 | dB | | | | VVOL1/0="10" | 7.7 | 8.2 | 8.7 | dB | | | | VVOL1/0="11" | 8.6 | 9.1 | 9.6 | dB | | Interchannel Gain<br>Mismatch | Input=0.3Vp-p, 100kHz (1 | Note: 14) | -0.3 | - | 0.3 | dB | | Frequency response | Input=0.3Vp-p, Response | at 6MHz | -1 | -0.5 | | dB | | Input impedance | Chrominance input (intern | nally biased) | 40 | 60 | - | kohm | | Input Signal | f=100kHz, maximum with distortion < 1.0%, gain=6dB. | | - | - | 1.5 | Vpp | | Load Resistance | Except RFV pin (Note: 15 | 5) | 150 | - | - | ohm | | | RFV pin (Note: 16) | | 20k | - | - | ohm | | Load Capacitance | C1 (Note: 15) | | | | 400 | pF | | | C2 (Note: 15, Note: 16) | | | | 15 | pF | | Dynamic Output<br>Signal | f=100kHz, maximum with distortion < 1.0% | | - | - | 3 | Vpp | | Y/C Cross talk | f=4.43MHz, 1Vp-p input. Among TVVOUT, TVRC, VCRVOUT and VCRC outputs. | | - | -50 | - | dB | | S/N | Reference Level = 0.7Vp-p, CCIR 567 weighting.<br>BW= 15kHz to 5MHz. | | - | 74 | - | dB | | Differential Gain | 0.7Vpp 5steps modulated staircase. chrominance &burst are 280mVpp, 4.43MHz. | | - | +0.4 | - | % | | Differential Phase | 0.7Vpp 5steps modulated chrominance &burst are 2 | staircase. | - | +0.8 | - | Degree | Note: 14. TVRC, TVG, TVB. Note: 15. Refer the Figure 1. Figure 1. Load Resistance R1+R2, and Load Capacitance C1 and C2. Note: 16. AC load. Refer the Figure 2. Figure 2. Load Resistance R1 and Load Capacitance C1 # **SWITCHING CHARACTERISTICS**(Ta = 25°C; VP=10.0 ~ 12.6V, VD = 4.75 ~ 5.25V, VVD1=VVD2 = 4.75 ~ 5.25V; C<sub>L</sub> = 20pF) **Parameter** Symbol Min max Units typ **Master Clock Frequency fCLK** 256fs: 2.048 12.8 MHz **Duty Cycle** dCLK 40 60 % 19.2 MHz 384fs: **fCLK** 3.072 **Duty Cycle** dCLK 40 60 % LRCK Frequency fs8 50 kHz **Duty Cycle** Duty 45 55 % **Audio Interface Timing BICK Period** tBCK 312.5 ns tBCKL 100 BICK Pulse Width Low ns Pulse Width High tBCKH 100 ns BICK "↑" to LRCK Edge (Note: 17) tBLR 50 ns LRCK Edge to BICK "T" tLRB 50 ns (Note: 17) tSDH 50 SDTI Hold Time ns tSDS 50 SDTI Setup Time ns **Control Interface Timing (I<sup>2</sup>C Bus):** SCL Clock Frequency fSCL 100 kHz Bus Free Time Between Transmissions tBUF 4.7 μs Start Condition Hold Time tHD:STA 4.0 μs (prior to first clock pulse) Clock Low Time tLOW 4.7 $\mu s$ Clock High Time tHIGH 4.0 μs Setup Time for Repeated Start Condition tSU:STA 4.7 μs SDA Hold Time from SCL Falling (Note: 18) tHD:DAT 0 μs SDA Setup Time from SCL Rising tSU:DAT 0.25 $\mu s$ Rise Time of Both SDA and SCL Lines tR 1.0 $\mu s$ Fall Time of Both SDA and SCL Lines tF 0.3 $\mu s$ Setup Time for Stop Condition tSU:STO 4.0 μs Pulse Width of Spike Noise tSP 0 50 ns Suppressed by Input Filter **Reset Timing** PDN Pulse Width (Note: 19) tPD 150 ns Note: 17. BICK rising edge must not occur at the same time as LRCK edge. Note: 18. Data must be held for sufficient time to bridge the 300 ns transition time of SCL. Note: 19. The AK4702 should be reset by PDN= "L" upon power up. Note: 20. I<sup>2</sup>C is a registered trademark of Philips Semiconductors. ## ■ Timing Diagram Tower down Timing I<sup>2</sup>C Bus mode Timing #### **OPERATION OVERVIEW** #### ■ System Clock The external clocks required to operate the DAC section of AK4702 are MCLK, LRCK and BICK. The master clock (MCLK) corresponds to 256fs or 384fs. MCLK frequency is automatically detected, and the internal master clock becomes 256fs. The MCLK should be synchronized with LRCK but the phase is not critical. Table 1 illustrates corresponding clock frequencies. All external clocks (MCLK, BICK and LRCK) should always be present whenever the DAC section of AK4702 is in the normal operating mode (STBY bit = "0"). If these clocks are not provided, the AK4702 may draw excess current because the device utilizes dynamically refreshed logic internally. The DAC section of AK4702 should be reset by STBY = "0" after threse clocks are provided. If the external clocks are not present, place the AK4702 in power-down mode (STBY bit = "1"). After exiting reset at power-up etc., the AK4702 remains in power-down mode until MCLK and LRCK are input. | LRCK | MC | BICK | | | |---------|------------|------------|-----------|--| | fs | 256fs | 384fs | 64fs | | | 32.0kHz | 8.1920MHz | 12.2880MHz | 2.0480MHz | | | 44.1kHz | 11.2896MHz | 16.9344MHz | 2.8224MHz | | | 48.0kHz | 12.2880MHz | 18.4320MHz | 3.0720MHz | | Table 1. System clock example #### ■ Audio Serial Interface Format Data is shifted in via the SDTI pin using BICK and LRCK inputs. The DIF0 and DIF1 bits can select four formats in serial mode as shown in Table 2. In all modes, the serial data is MSB-first, 2's compliment format and is latched on the rising edge of BICK. Mode 2 can also be used for 16 MSB justified formats by zeroing the unused two LSBs. | Mode | DIF1 | DIF0 | SDTI Format | BICK | Figure | | |------|------|------|-----------------------------------|---------------|----------|---------| | 0 | 0 | 0 | 16bit LSB Justified | ≥32fs | Figure 3 | | | 1 | 0 | 1 | 18bit LSB Justified | ≥36fs | Figure 3 | | | 2 | 1 | 0 | 18bit MSB Justified | ≥36fs | Figure 4 | | | 3 | 1 | 1 | 18bit I <sup>2</sup> S Compatible | ≥36fs or 32fs | Figure 5 | Default | Table 2. Audio Data Formats Figure 3. Mode 0,1 Timing Figure 4. Mode 2 Timing Figure 5. Mode 3 Timing #### ■ De-emphasis filter A digital de-emphasis filter is available for 32, 44.1 or 48kHz sampling rates (tc = $50/15\mu s$ ) and is controlled by the DEM0 and DEM1 bits. | DEM1 | DEM0 | Mode | | |------|------|---------|---------| | 0 | 0 | 44.1kHz | | | 0 | 1 | OFF | Default | | 1 | 0 | 48kHz | | | 1 | 1 | 32kHz | | Table 3. De-emphasis filter control #### ■ Volume/Switch Control The AK4702 has analog volume controls and switch matrixes designed primarily for SCART routing. Those are controlled via the control register as shown in, Table 4, Table 5, Table 7 and Table 8. (Please refer to the block diagram in figure 1.) | DVOL1 | DVOL0 | Gain | Output Level<br>(at volume#1=0dB) | |-------|-------|------------|-----------------------------------| | 0 | 0 | 0dB | 2Vrms | | 0 | 1 | -6dB | 1Vrms | | 1 | 0 | 2.44dB | 2.65Vrms | | 1 | 1 | (Reserved) | (Reserved) | Table 4. Volume #0 (Digital Volume for DAC) | L5 | L4 | L3 | L2 | L1 | L0 | Gain | |----|----|-----|-----|-----|----|---------------| | 1 | 0 | 0 | 0 | 1 | 0 | +6dB | | 1 | 0 | 0 | 0 | 0 | 1 | +4dB | | 1 | 0 | 0 | 0 | 0 | 0 | +2dB | | 0 | 1 | 1 | 1 | 1 | 1 | 0dB (default) | | | | ••• | ••• | ••• | | ••• | | 0 | 0 | 0 | 0 | 0 | 1 | -60dB | | 0 | 0 | 0 | 0 | 0 | 0 | Mute | Note: Do not exceed 3Vrms as analog output. Table 5. Volume #1 (Analog Volume) | TV1 | TV0 | Source of TVOUTL/R | |-----|-----|--------------------| | 0 | 0 | DAC | | 0 | 1 | VCRIN (default) | | 1 | 0 | Mute | | 1 | 1 | (Reserved) | Table 6. TVOUT Switch Configuration | VOL | TV1 | TV0 | Source of MONOOUT | | | | | |-----|-----|-----|-------------------|----------------------|--|--|--| | 0 | 0 | 0 | DAC (L+R)/2 | Drymana 4laa | | | | | 0 | 0 | 1 | DAC (L+R)/2 | Bypass the volume #1 | | | | | 0 | 1 | 0 | DAC (L+R)/2 | volume #1 | | | | | 0 | 1 | 1 | (Reserved) | | | | | | 1 | 0 | 0 | DAC $(L+R)/2$ | Through the | | | | | 1 | 0 | 1 | VCRIN (L+R)/2 | volume #1 | | | | | 1 | 1 | 0 | Mute | | | | | | 1 | 1 | 1 | (Reserved) | | | | | Table 7. MONOOUT Switch Configuration | VCR1 | VCR0 | Source of VCROUTL/R | |------|------|---------------------| | 0 | 0 | DAC | | 0 | 1 | TVIN (default) | | 1 | 0 | Mute | | 1 | 1 | (Reserved) | Table 8. VCROUT Switch Configuration #### ■ Zero-cross Detection and Offset Calibration To minimize the click noise when changing the gain of volume#1, the AK4702 has a zero-cross detection and an offset calibration function. #### 1. Zero-cross detection function When the ZERO bit = "1", the zero-cross detection function is enabled. The gain of volume#1 changes at the first zero-cross point from the acknowledgement of a volume changing command or when the zero-cross is not detected within the time set by ZTM1-0 bits (256/fs to 2048/fs). The zero-cross counter is initialized whenever a gain is issued. The zero-cross is detected on L/R channels independently. To disable this function, set the ZERO bit to "0". ZERO: Zero-cross detection enable for volume#1 0 : Disable. The volume value changes immediately without zero-cross. $1 \hspace{0.5cm} : \hspace{0.5cm} \textbf{Enable (default). The volume value changes at a zero-crossing point or when timeout (ZTM1-0 bit)}\\$ setting) occurs. The internal comparator for zero-cross detection has a small offset. Therefore, the gain of volume #1 may change due to a zero-cross timeout before the comparator-based zero-cross detection occurs. When the new gain value 1EH(-2dB) is written while the gain of both Lch and Rch are 1FH(0dB), if the Lch detects the zero-cross prior to Rch, only the gain of Lch changes to 1EH(-2dB) while Rch waits for a zero-cross. After that, if the gain is set to 1DH(-4dB) before either a zero-cross or zero-cross timeout, the Rch keeps the same value and changes from 1FH to 1DH at next zero-cross or timeout. Figure 6. Zero-cross Operation (ZERO="1") #### 2. Offset calibration function Offset calibration is enabled when the CAL bit = "1". This function begins when the TVOUT source is switched to DAC after the STBY bit is changed to "0". It takes 1664/fs to execute the offset calibration cycle. During the offset calibration cycle, the analog outputs are muted. Once the offset calibration is executed, the calibration memory is held until PDN= "L" or the new calibration is executed. When the switch is changed from DAC to VCR during calibration, the calibration is discontinued, and resumed when TVOUT is switched back to DAC. If volume#1 gain is changed during calibration, the change takes place after calibration is complete. #### ■ Standby Mode When the MUTE bit = "0" and the STBY bit = "1", the AK4702 is forced into TV-VCR loop through mode. In this mode, the sources of TVOUTL/R and MONOOUT are fixed to VCRINL/R, the sources of VCROUTL/R are fixed to TVINL/R respectively. The gain of volume#1 is fixed to 0dB. Since all registers are NOT initialized by STBY= "1", a register switch configuration requires standby mode (STBY= "0"). #### ■ System Reset and Power-down control The AK4702 should be reset once by bringing PDN = "L" upon power-up. The AK4702 has several power-down modes. The PDN pin, MUTE bit and STBY bit control them as shown in Table 9 and Table 10. PDN pin: Power down pin. "H": Normal operation "L": Device power down. MUTE bit: Analog Mute bit. "1": Mute all analog outputs "0": Normal operation STBY bit: Standby bit. "1": Standby mode, DAC is powered down, volume is fixed to 0dB, the analog audio/video paths are fixed to TV-VCR loop-through. "0": Normal operation. After when the PDN pin is set to "H", the AK4702 is in standby mode and muted. To exit the mute and enter standby mode, set the MUTE bit to "0" and the STBY bit to "1". To use the DAC or change analog switches, set the STBY bit to "0". The DAC will power up and the internal timing starts clocking LRCK "\" after exiting reset and power down states by MCLK. The AK4702 is in power-down mode until MCLK and LRCK are input. | | Mode | PDN pin | MUTE<br>bit | STBY<br>bit | MCLK,<br>BICK, LRCK | DAC | Analog<br>outputs | Register control | |---|----------------------------|---------|-------------|-------------|---------------------|-----------------|------------------------------------|------------------| | 0 | Device power-down | "L" | * | * | Not Needed | Powered<br>Down | GND | Not Available | | 1 | Standby and mute (default) | "H" | 1 | 1 | Not Needed | Powered<br>Down | GND | Available | | 2 | Standby | "H" | 0 | 1 | Not Needed | Powered<br>Down | fixed to<br>TV-VCR<br>loop-through | Available | | 3 | Mute | "H" | 1 | 0 | Needed Active | | GND | Available | | 4 | Normal operation | "H" | 0 | 0 | Needed | Active | Active | Available | Table 9. Power-down modes (audio) | Mode | | PDN pin | STBY bit | Video outputs | TVFB,<br>TVSB | VCRSB | |------|------------------|------------------------------|----------|---------------|---------------|-------------------------------------------------| | 0 | 0 Power-down ' | | * | Hi-z | Hi-z | Internally pulled down by 120kohm(typ) resister | | 1 | Standby | "H" 1 Active (Path is fixed) | | | Active | Active | | 2 | Normal operation | "H" | 0 | Active | Active | Active | Table 10. Power-down modes (video) PDN pin ■ "Mute" **←**"Stand-by" "Stand-by" 🛶 • MUTE bit "1" "1" (default) "0" "0" STBY bit "1" "1" (default) "0" Clock in don't care (2) normal operation don't care (2) "0" Data in don't care Audio data "0" don't care **←** GD (1) - GD(1) D/A Out (internal) TV-Source fixed to VCR in(Loop-through) VCR in DAC VCR in select (default) (4) offset calibration VCR in VCR in TV out (3) The Figure 7 shows an example of the system timing at the power-down and power-up by PDN pin. #### Notes: - (1) The analog output corresponding to the digital input has a group delay, GD. - (2) The external clocks (MCLK, BICK and LRCK) can be stopped in standby mode. - (3) Please mute the analog outputs externally if click noise(3) adversely affects the system. - (4) In case of the CAL bit = "1", the offset calibration is always executed when the source of TVOUT is switched to DAC after the STBY bit is changed to "0". To disable this function, set the CAL bit = "0". Figure 7. Power-down/up sequence example #### ■ Mode Control Interface #### I<sup>2</sup>C-bus Control Mode The AK4702 supports the standard-mode $I^2$ C-bus (max: 100kHz). Then AK4702 doesn't support the fast-mode $I^2$ C-bus system (max: 400kHz). #### 1. WRITE Operations Figure 8 shows the data transfer sequence in I<sup>2</sup>C-bus mode. All commands are preceded by a START condition. A HIGH to LOW transition on the SDA line while SCL is HIGH indicates a START condition (Figure 14). After the START condition, a slave address is sent. This address is 7 bits long followed by an eighth bit which is a data direction bit (R/W). The most significant seven bits of the slave address are fixed as "0010001". If the slave address match that of the AK4702, the AK4702 generates the acknowledge and the operation is executed. The master must generate the acknowledge-related clock pulse and release the SDA line (HIGH) during the acknowledge clock pulse (Figure 15). A "1" for R/W bit indicates that the read operation is to be executed. A "0" indicates that the write operation is to be executed. The second byte consists of the address for control registers of the AK4702. The format is MSB first, and those most significant 3-bits are fixed to zeros (Figure 10). The data after the second byte contain control data. The format is MSB first, 8bits (Figure 11). The AK4702 generates an acknowledge after each byte has been received. A data transfer is always terminated by a STOP condition generated by the master. A LOW to HIGH transition on the SDA line while SCL is HIGH defines a STOP condition (Figure 14). The AK4702 can execute multiple one byte write operations in a sequence. After receipt of the third byte, the AK4702 generates an acknowledge, and awaits the next data again. The master can transmit more than one byte instead of terminating the write cycle after the first data byte is transferred. After the receipt of each data, the internal address counter is incremented by one, and the next data is taken into next address automatically. If the address exceeds 08H prior to generating the stop condition, the address counter will "roll over" to 00H and the previous data will be overwritten. The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is LOW (Figure 16) except for the START and the STOP condition. Figure 11. Byte structure after the second byte #### 2. READ Operations Set R/W bit = "1" for READ operations. After transmission of data, the master can read the next address's data by generating an acknowledge instead of terminating the write cycle after the receipt the first data word. After the receipt of each data, the internal address counter is incremented by one, and the next data is taken into next address automatically. If the address exceeds 08H prior to generating the stop condition, the address counter will "roll over" to 00H and the previous data will be overwritten. The AK4702 supports two basic read operations: CURRENT ADDRESS READ and RANDOM READ. #### 2-1. CURRENT ADDRESS READ The AK4702 contains an internal address counter that maintains the address of the last word accessed, incremented by one. Therefore, if the last access (either a read or write) was to address n, the next CURRENT READ operation would access data from the address n+1. After receipt of the slave address with R/W bit set to "1", the AK4702 generates an acknowledge, transmits 1byte data which address is set by the internal address counter and increments the internal address counter by 1. If the master does not generate an acknowledge to the data but generate the stop condition, the AK4702 discontinues transmission Figure 12. CURRENT ADDRESS READ #### 2-2. RANDOM READ Random read operation allows the master to access any memory location at random. Prior to issuing the slave address with the R/W bit set to "1", the master must first perform a "dummy" write operation. The master issues a start condition, slave address(R/W="0") and then the register address to read. After the register's address is acknowledge, the master immediately reissues the start condition and the slave address with the R/W bit set to "1". Then the AK4702 generates an acknowledge, 1-byte data and increments the internal address counter by 1. If the master does not generate an acknowledge to the data but generate the stop condition, the AK4702 discontinues transmission. Figure 13. RANDOM ADDRESS READ Figure 14. START and STOP conditions Figure 15. Acknowledge on the I<sup>2</sup>C-bus Figure 16. Bit transfer on the I<sup>2</sup>C-bus #### ■ Register Map | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----------------------|-------|-------|-------|-------|--------|--------|-------|-------| | 00H | Control | DEM1 | DEM0 | DIF1 | DIF0 | 0 | 0 | MUTE | STBY | | 01H | Switch | VMUTE | MMON | VCR1 | VCR0 | MONO | VOL | TV1 | TV0 | | 02H | Main Volume | 0 | 0 | L5 | L4 | L3 | L2 | L1 | L0 | | 03H | Zerocross | 0 | 0 | CAL | DVOL1 | DVOL0 | ZERO | ZTM1 | ZTM0 | | 04H | Video Switch | VRF1 | VRF0 | VVCR2 | VVCR1 | VVCR0 | VTV2 | VTV1 | VTV0 | | 05H | Video output enable | CIO | TVFB | VCRC | VCRV | TVB | TVG | TVR | TVV | | 06H | Video Volume/Clamp | 0 | VCLP1 | VCLP0 | 0 | CLAMP1 | CLAMP0 | VVOL1 | VVOL0 | | 07H | S/F Blanking control | SBIO1 | SBIO0 | SBV1 | SBV0 | SBT1 | SBT0 | FB1 | FB0 | | 08H | S/F Blanking monitor | 0 | 0 | 0 | 0 | 0 | FVCR | SVCR1 | SVCR0 | When the PDN pin goes "L", the registers are initialized to their default values. While the PDN="H", all registers can be accessed. Do not write any data to the register over 08H. #### ■ Register Definitions | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------------|------|------|------|------|----|----|------|------| | 00H | Control | DEM1 | DEM0 | DIF1 | DIF0 | 0 | 0 | MUTE | STBY | | | R/W | | R/W | | | | | | | | | default | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | STBY: Standby control 0 : Normal Operation 1 : Standby Mode(default). All registers are not initialized. DAC : powered down and timings are reset. Gain of Volume#1 : fixed to 0dB, Source of TVOUT : fixed to VCRIN, Source of VCROUT : fixed to TVIN, Source of MONOOUT : fixed to VCRIN, Source of TVVOUT: fixed to VCRVIN(or Hi-Z), Source of TVRC: fixed to VCRRC(or Hi-Z), Source of TVB: fixed to VCRG(or Hi-Z), Source of VCRVOUT: fixed to TVVIN(or Hi-Z), Source of VCRC : fixed to Hi-Z or VSS(controlled by CIO bit). MUTE: Audio output control 0 : Normal Operation 1 : ALL Audio outputs to GND (default) DIF1-0: Audio data interface format control 00 : 16bit LSB Justified 01 : 18bit LSB Justified 10 : 18bit MSB Justified 11 : 18bit I<sup>2</sup>S Compatible (Default) DEM1-0: De-emphasis Response Control 00 : 44.1kHz 01 : off (Default) 10 : 48kHz 11 : 32kHz | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------------|-------|------|------|------|------|-----|-----|-----| | 01H | Switch | VMUTE | MMON | VCR1 | VCR0 | MONO | VOL | TV1 | TV0 | | | R/W | | | | R/ | W | | | | | | default | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | TV1-0: TVOUT source switch 00 : DAC 01 : VCRIN (Default) 10 : MUTE 11 : (Reserved) VOL: Source select for MONOOUT : Bypass the volume (fixed to DAC out) : Through the volume (Default) MONO: Mono select for TVOUT 0 : Stereo. (Default) : Mono. (L+R)/2 1 VCR1-0: VCROUT source switch 00 : DAC 01 : TVIN (Default) 10 : MUTE 11 : (Reserved) MMON: Mute of MONOIN input : Add the MONOIN : Mute the MONOIN (default) VMUTE: Mute switch for volume#1 : Normal operation : Mute the volume#1 (Default) | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------------|----|----|----|-----|----|----|----|----| | 02H | Main Volume | 0 | 0 | L5 | L4 | L3 | L2 | L1 | L0 | | | R/W | | | | R/V | W | | | | | | default | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | #### L5-0: Volume#1 control Those registers control both Lch and Rch of Volume#1. 111111 to 100011: (Reserved) 100010 : Volume gain = +6dB100001 : Volume gain = +4dB100000 : Volume gain = +2dB 011111 : Volume gain = +0dB (default) : Volume gain = -2dB011110 000011 : Volume gain = -56dB000010 : Volume gain = -58dB: Volume gain = -60dB000001 000000 : Volume gain = Mute | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------------|----|----|-----|-------|-------|------|------|------| | 03H | Zerocross | 0 | 0 | CAL | DVOL1 | DVOL0 | ZERO | ZTM1 | ZTM0 | | | R/W | | | | R/V | W | | | | | | default | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | ZTM1-0: The time length control of zero-cross timeout 00 : typ. 256/fs 01 : 512/fs 10 : 1024/fs 11 : 2048/fs (default) ZERO: Zero-cross detection enable for volume control#1 0 : Disable The volume value changes immediately without zero-cross. : Enable (default) The volume value changes when timeout or zero-cross before timeout. This function is disabled when STBY= "1". DVOL1-0: Digital volume control for DAC (Volume#0) 00 : 0dB 01 : -6dB 10 : +2.44dB 11 : (Reserved) CAL: Offset calibration Enable 0 : Offset calibration disable. 1 : Offset calibration enable(default) | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------------|------|------|-------|-------|-------|------|------|------| | 04H | Video Switch | VRF1 | VRF0 | VVCR2 | VVCR1 | VVCR0 | VTV2 | VTV1 | VTV0 | | | R/W | | | | R/ | W | | | | | | default | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | VTV0-2: selector for TV video output | Mode | VTV2-0 | TVVOUT | TVRC | TVG | TVB | |------------------------|--------|------------------------------|---------------------------------|-------------------|-------------------| | Shutdown | 000 | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | Encoder CVBS<br>or RGB | 001 | Encoder CVBS<br>ENCV | Encoder R<br>ENCRC | Encoder G<br>ENCG | Encoder B<br>ENCB | | Encoder Y/C 1 | 010 | Encoder<br>Luminance<br>ENCV | Encoder<br>Chrominance<br>ENCRC | Hi-Z | Hi-Z | | Encoder Y/C 2 | 011 | Encoder<br>Luminance<br>ENCY | Encoder<br>Chrominance<br>ENCC | Hi-Z | Hi-Z | | VCR<br>(default) | 100 | VCR CVBS/Y<br>VCRVIN | VCR R/C<br>VCRRC | VCR G<br>VCRG | VCR B<br>VCRB | | TV CVBS | 101 | TV CVBS/Y<br>TVVIN | Hi-Z | Hi-Z | Hi-Z | | (reserved) | 110 | - | - | - | - | | (reserved) | 111 | - | - | - | - | Table 11. TV video output (see note) VVCR0-2: selector for VCR video output | Mode | VVCR2-0 | VCRVOUT | VCRC | |--------------------------|---------|------------------------|------------------------------| | Shutdown | 000 | Hi-Z | Hi-Z | | Encoder CVBS<br>or Y/C 1 | 001 | Encoder CVBS/Y<br>ENCV | Encoder Chrominance<br>ENCRC | | Encoder CVBS<br>or Y/C 2 | 010 | Encoder CVBS/Y<br>ENCY | Encoder Chrominance<br>ENCC | | TV CVBS<br>(default) | 011 | TV CVBS<br>TVVIN | Hi-Z | | VCR | 100 | VCR CVBS/Y<br>VCRVIN | VCR R/C<br>VCRRC | | (reserved) | 101 | - | - | | (reserved) | 110 | - | - | | (reserved) | 111 | - | - | Table 12. VCR video output (see note) VRF0-1: selector for RF video output | Mode | VRF1-0 | RF CVBS | |-----------|--------|-----------------| | Encoder | 00 | Encoder CVBS1 | | CVBS1 | 00 | ENCV | | Encoder | 01 | Encoder CVBS2 | | CVBS2 | 01 | ENCG (Note: 22) | | VCR | 10 | VCR | | (default) | 10 | VCRVIN | | Shutdown | 11 | Hi-Z | Table 13. RF video output (see note) Note: 21: When input the video signal via ENCRC or VCRRC pin, set CLAMP1-0 bits respectively. Note: 22 When VTV2-0="001", TVG="1" and VRF1-0="01", RFV output is same as TVG (Encoder G). | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------------|-----|------|------|------|-----|-----|-----|-----| | 05H | output enable | CIO | TVFB | VCRC | VCRV | TVB | TVG | TVR | TVV | | | R/W | | | | R/V | W | | | | | | default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Each video outputs can be set to Hi-Z individually. TVV : TVVOUT output control TVR : TVRCOUT output control TVG : TVGOUT output control TVB : TVBOUT output control VCRV : VCRVOUT output control VCRC : VCRC output control TVFB: TVFB output control 0 : Hi-Z (default) : Active. 1 When CIO= "1", the VCRC pin is connected to GND even if VCRC= "0". When CIO= "0", the VCRC pin follows the setting of VCRC bit. #### CIO: VCR Chrominance I/O control : Active (output). 0 1 : Connected to GND | CIO | VCRC | State of VCRC pin | |-----|------|-------------------| | 0 | 0 | Hi-z (default) | | 0 | 1 | Active | | 1 | 0 | Connected to GND | | 1 | 1 | Connected to GND | Table 14 VCRC output control | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------------|----|-------|-------|-----|--------|--------|-------|-------| | 06H | Video Volume | 0 | VCLP1 | VCLP0 | 0 | CLAMP1 | CLAMP0 | VVOL1 | VVOL0 | | | R/W | | | | R/V | W | | | | | | default | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | VVOL1-0: RGB video gain control | VVOL1 | VVOL0 | Gain | Output level (Typ. @Input=0.7Vpp | | | | |-------|-------|--------|----------------------------------|--|--|--| | 0 | 0 | +6dB | 1.4Vpp (default) | | | | | 0 | 1 | +7.2dB | 1.6Vpp | | | | | 1 | 0 | +8.2dB | 1.8Vpp | | | | | 1 | 1 | +9.1dB | 2.0Vpp | | | | Table 15. RGB gain CLAMP1 : Encoder R/Chroma (ENCRC pin)input clamp control 0 : DC restore clamp active (for RED signal. default) 1 : Biased (for Chroma signal.) CLAMP0 : VCR R/C (VCRC pin)input clamp control DC restore clamp active (for RED signal)Biased (for Chroma signal. default.) VCLP1-0 : DC restore source control | VCLP1 | VCLP0 | Sync Source of DC Restore | | | | |-------|-------|---------------------------|--|--|--| | 0 | 0 | ENCV (default) | | | | | 0 | 1 | ENCY | | | | | 1 | 0 | VCRVIN | | | | | 1 | 1 | (Reserved) | | | | Table 16. DC restore source control | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------------|-------|-------|------|------|------|------|-----|-----| | 07H | S/F Blanking | SBIO1 | SBIO0 | SBV1 | SBV0 | SBT1 | SBT0 | FB1 | FB0 | | | | | | | | | | | | | | R/W | | | | R/V | W | | | | FB1-0: TV Fast Blanking output control (for TVFB) | FB1 | FB0 | TV FB Output Level | |-----|-----|------------------------------| | 0 | 0 | 0V (default) | | 0 | 1 | 4V | | 1 | 0 | Same as VCR FB input (4V/0V) | | 1 | 1 | (Reserved) | (note: minimum load is 150ohm) Table 17. TV Fast Blanking output SBT1-0: TV Slow Blanking output control (for TVSB) SBT1-0 do not work correctly when VP<11.4V | SBT1 | SBT0 | Slow Blanking Output Level | |------|------|----------------------------| | 0 | 0 | <2V (default) | | 0 | 1 | 5V<, <7V | | 1 | 0 | (Reserved) | | 1 | 1 | 10V< | (note: minimum load is 10kohm) Table 18. TV Slow Blanking output SBV1-0: VCR Slow Blanking output control (for VCRSB) SBV1-0 do not work correctly when VP<11.4V | SBV1 | SBV0 | Slow Blanking Output Level | |------|------|----------------------------| | 0 | 0 | <2V (default) | | 0 | 1 | 5V<, <7V | | 1 | 0 | (Reserved) | | 1 | 1 | 10V< | (note: minimum load is 10kohm) Table 19. VCR Slow Blanking output SBIO1-0: TV/VCR Slow Blanking I/O control SBIO1-0 do not work correctly when VP<11.4V | SBIO1 | SBIO0 | VCR Slow Blanking Direction | TV Slow Blanking Direction | ] | |-------|-------|-------------------------------|----------------------------------|---| | 0 | 0 | Output (Controlled by SBV1,0) | Output (Controlled by SBT1,0) | • | | 0 | 1 | (Reserved) | (Reserved) | | | 1 | 0 | Input (Stored in SVCR1,0) | Output<br>(Controlled by SBT1,0) | | | 1 | 1 | Input<br>(Stored in SVCR1,0) | Output (Same output as VCR SB) | | (default) Table 20. TV/VCR Slow Blanking output | Addr | Register Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------|---------------|----|----|----|----|----|------|-------|-------| | 08H | SB/FB Monitor | 0 | 0 | 0 | 0 | 0 | FVCR | SVCR1 | SVCR0 | | | R/W | | | | RE | AD | | | | | default | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SVCR1-0: VCR Slow blanking status monitor Those bits reflect the voltage at VCRSB pin for both Input/Output modes SVCR1-0 do not work correctly when VP<11.4V | SVCR1 | SVCR0 | VCRSB Level | |-------|-------|-------------| | 0 | 0 | < 2V | | 0 | 1 | 4.5 to 7V | | 1 | 0 | (Reserved) | | 1 | 1 | 9.5< | Table 21. VCR Slow Blanking monitor FVCR: VCR Fast blanking input level monitor This bit is enabled when TVFB bit = "1". | FVCR | VCRFB Input Level | |------|-------------------| | 0 | <0.4V | | 1 | 1 V< | Table 22. VCR Fast Blanking monitor (Typical threshold is 0.7V) Changes to the 08H status can be monitored via the INT pin. The INT pin is the open drain output and goes "L" for 2usec(typ.) when the status of 08H is changed. This pin should be connected to VD (typ. 5V) through 10kohm resister. Figure 17. Typical Connection Diagram #### 1. Grounding and Power Supply Decoupling VD, VP, VVD1, VVD2, VSS and VVSS should be supplied from analog supply unit and be separated from system digital supply. Decoupling capacitor, especially the $0.1\mu F$ ceramic capacitor for high frequency noise should be placed as near to VD (VP, VVD1, VVD2) as possible. #### 2. Voltage Reference Each VCOM is a signal ground of this chip. An electrolytic capacitor $10\mu F$ parallel with a $0.1\mu F$ ceramic capacitor attached to VCOM pin eliminates the effects of high frequency noise. No load current may be drawn from VCOM pin. All signals, especially clocks, should be kept away from VCOM pins in order to avoid unwanted coupling into the AK4702. #### 3. Analog Audio Outputs The analog outputs are also single-ended and centered on 5.6V(Typ.). The output signal range is typically 2Vrms (typ@VD=5V). The internal switched-capacitor filter and continuous-time filter attenuate the noise generated by the delta-sigma modulator beyond the audio pass band. Therefore, any external filters are not required for typical application. The output voltage is a positive full scale for 7FFFFFH (@18bit) and a negative full scale for 800000H (@18bit). The ideal output is 5.6V(Typ.) for 000000H (@18bit). The DC voltage on analog outputs are eliminated by AC coupling. #### 4. External Circuit Example Analog Audio Input pin Analog Audio Output pin Total > 4.5kohm Analog Video Input pin Analog Video Output pin (Except RFV pin) Analog Video Output pin (RFV pin) The AK4702 does not have 750hm driver. Please use an external buffer if the input impedance of the RF modulator is less than 20kohm. #### **PACKAGE** ## 48pin LQFP(Unit:mm) ### ■ Package & Lead frame material Package molding compound: Epoxy Lead frame material: Cu Lead frame surface treatment: Solder (Pb free) plate #### **MARKING** XXXXXXX: Date code identifier | Revision History | | | | | | | | |---------------------------|----------|--------|------|----------|--|--|--| | | | | | | | | | | Date (YY/MM/DD) | Revision | Reason | Page | Contents | | | | | 05/09/20 00 First Edition | | | | | | | | | _ | | | | | | | | #### **IMPORTANT NOTICE** - These products and their specifications are subject to change without notice. Before considering any use or application, consult the Asahi Kasei Microsystems Co., Ltd. (AKM) sales office or authorized distributor concerning their current status. - AKM assumes no liability for infringement of any patent, intellectual property, or other right in the application or use of any information contained herein. - Any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials. - AKM products are neither intended nor authorized for use as critical components in any safety, life support, or other hazard related device or system, and AKM assumes no responsibility relating to any such use, except with the express written consent of the Representative Director of AKM. As used here: - (a) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property. - (b) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability. - It is the responsibility of the buyer or distributor of an AKM product who distributes, disposes of, or otherwise places the product with a third party to notify that party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification.