# **Low Power 165 MHz HDMI Receiver** Data Sheet ADV7611 #### **FEATURES** High-Definition Multimedia Interface (HDMI®) 1.4a features supported All mandatory and additional 3D video formats supported Extended colorimetry, including sYCC601, Adobe RGB, Adobe YCC 601, xvYCC extended gamut color **CEC 1.4-compatible** #### **HDMI** receiver 165 MHz maximum TMDS clock frequency 24-bit output pixel bus High-bandwidth Digital Content Protection (HDCP) 1.4 support with internal HDCP keys **HDCP** repeater support Up to 127 KSVs supported **Integrated CEC controller** Programmable HDMI equalizer 5 V detect and Hot Plug assert for HDMI port #### **Audio support** SPDIF (IEC 60958-compatible) digital audio **HDMI** audio extraction support Advanced audio mute feature #### General Interrupt controller with two interrupt outputs Standard identification (STDI) circuit Highly flexible 24-bit pixel output interface **Internal EDID RAM** Any-to-any 3 × 3 color space conversion (CSC) matrix 2-layer PCB design supported 64-lead LQFP\_EP, 10 mm × 10 mm package **Qualified for automotive applications** #### **APPLICATIONS** Projectors Automotive Video conferencing HDTVs AVR, HTiB Soundbars Video switches #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. #### Rev. D # ADV7611\* PRODUCT PAGE QUICK LINKS Last Content Update: 02/23/2017 ## COMPARABLE PARTS 🖳 View a parametric search of comparable parts. ## **EVALUATION KITS** • ADV7611 Evaluation Board ## **DOCUMENTATION** ## **Application Notes** - AN-1180: Optimizing Video Platforms for Automated Post-Production Self-Tests - AN-1260: Crystal Design Considerations for Video Decoders, HDMI Receivers, and Transceivers #### **Data Sheet** • ADV7611: Low Power 165 MHz HDMI Receiver Datasheet #### **User Guides** UG-180: Advantiv ADV7611 HDMI Receiver Functionality and Features ## SOFTWARE AND SYSTEMS REQUIREMENTS 🖵 • FMC-IMAGEON Xilinx ML605 Reference Design ## TOOLS AND SIMULATIONS $\Box$ - ADV7xx Limit MCLK Output Frequency - · ADV7611 IBIS Model ## REFERENCE DESIGNS 🖳 • CN0282 ## REFERENCE MATERIALS 🖵 #### **Technical Articles** • Enabling HDMI in the Automotive Segment ## DESIGN RESOURCES 🖳 - ADV7611 Material Declaration - PCN-PDN Information - · Quality And Reliability - · Symbols and Footprints ## **DISCUSSIONS** View all ADV7611 EngineerZone Discussions. ## SAMPLE AND BUY 🖳 Visit the product page to see pricing options. ## **TECHNICAL SUPPORT** Submit a technical question or find your regional support number. ## DOCUMENT FEEDBACK 🖳 Submit feedback for this data sheet. Data Sheet # **ADV7611** # **TABLE OF CONTENTS** | Features | |--------------------------------------------------| | Applications1 | | Functional Block Diagram | | Revision History | | General Description | | Detailed Functional Block Diagram3 | | Specifications4 | | Electrical Characteristics | | Data and I <sup>2</sup> C Timing Characteristics | | Absolute Maximum Ratings | | Package Thermal Performance | | ESD Caution | | Pin Configuration and Function Descriptions8 | | Power Supply Sequencing10 | | | | REVISION HISTORY | | 6/12—Rev. C to Rev. D | | Change to Pin 1 Description, Table 48 | | 5/12—Rev. B to Rev. C | | Changes to Features Section | | 6/11—Rev. A to Rev. B | | Changes to Figure 7 | | 5/11—Rev. 0 to Rev. A | | Changes to Features Section | 11/10—Revision 0: Initial Version | | Power-Up Sequence | 10 | |---|----------------------------------|----| | | Power-Down Sequence | 10 | | F | unctional Overview | 11 | | | HDMI Receiver | 11 | | | Component Processor | 11 | | | Other Features | 11 | | P | ixel Input/Output Formatting | 12 | | | Pixel Data Output Modes Features | 12 | | С | Outline Dimensions | 14 | | | Ordering Guide | 14 | | | Automotive Products | 14 | ## **GENERAL DESCRIPTION** The ADV7611 is offered in automotive, professional (no HDCP), and industrial versions. The operating temperature range is $-40^{\circ}$ C to $+85^{\circ}$ C. The UG-180 contains critical information that must be used in conjunction with the ADV7611. The ADV7611 is a high quality, single input HDMI\*-capable receiver. It incorporates an HDMI-capable receiver that supports all mandatory 3D TV defined in HDMI 1.4a. The ADV7611 supports formats up to UXGA 60 Hz at 8 bit. It integrates a CEC controller that supports the capability discovery and control (CDC) feature. The ADV7611 has an audio output port for the audio data extracted from the HDMI stream. The HDMI receiver has an advanced mute controller that prevents audible extraneous noise in the audio output. The following audio formats are accessible: - A stream from the I<sup>2</sup>S serializer (two audio channels) - A stream from the S/PDIF serializer (two uncompressed channels or N compressed channels, for example, AC3) - DST stream The HDMI port has dedicated 5 V detect and Hot Plug<sup>™</sup> assert pins. The HDMI receiver also includes an integrated equalizer that ensures the robust operation of the interface with long cables. The ADV7611 contains one main component processor (CP), that processes the video signals from the HDMI receiver. It provides features such as contrast, brightness and saturation adjustments, STDI detection block, free run, and synchronization alignment controls. Fabricated in an advanced CMOS process, the ADV7611 is provided in a 10 mm $\times$ 10 mm, 64-lead surface-mount LQFP\_EP, RoHS-compliant package and is specified over the $-40^{\circ}$ C to $+85^{\circ}$ C temperature range. #### **DETAILED FUNCTIONAL BLOCK DIAGRAM** \*INT2 CAN BE ONLY OUTPUT ON ONE OF THE PINS: SCLK/INT2, MCLK/INT2, OR HPA\_A/INT2. Figure 2. Detailed Functional Block Diagram ## **SPECIFICATIONS** At DVDD = 1.71 V to 1.89 V, DVDDIO = 3.14 V to 3.46 V, PVDD = 1.71 V to 1.89 V, TVDD = 3.14 V to 3.46 V, CVDD = 1.71 V to 1.89 V, $T_{\text{MIN}}$ to $T_{\text{MAX}} = -40^{\circ}\text{C}$ to +85°C, unless otherwise noted. ## **ELECTRICAL CHARACTERISTICS** Table 1. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |-----------------------------------------------|------------------------|--------------------------|------|------|-------|----------| | DIGITAL INPUTS <sup>1</sup> | | | | | | | | Input High Voltage | V <sub>IH</sub> | XTALN and XTALP | 1.2 | | | V | | | V <sub>IH</sub> | Other digital inputs | 2 | | | V | | Input Low Voltage | V <sub>IL</sub> | XTALN and XTALP | | | 0.4 | V | | | V <sub>IL</sub> | Other digital inputs | | | 0.8 | V | | Input Current | I <sub>IN</sub> | RESET pin | | ±45 | ±60 | μΑ | | · | | Other digital inputs | | ±10 | | μA | | Input Capacitance | C <sub>IN</sub> | | | | 10 | pF | | DIGITAL INPUTS (5 V TOLERANT) <sup>1, 2</sup> | | | | | | | | Input High Voltage | V <sub>IH</sub> | | 2.6 | | | V | | Input Low Voltage | VIL | | | | 0.8 | V | | Input Current | I <sub>IN</sub> | | -82 | | +82 | μΑ | | DIGITAL OUTPUTS <sup>1</sup> | | | | | | <u> </u> | | Output High Voltage | V <sub>OH</sub> | | 2.4 | | | V | | Output Low Voltage | Vol | | | | 0.4 | V | | High Impedance Leakage<br>Current | ILEAK | VS/FIELD/ALSB pin | | ±35 | ±60 | μΑ | | 2011 2112 | | HPA_A/INT2 pin | | | ±82 | μΑ | | | | Other | | 10 | | μΑ | | Output Capacitance | Соит | | | | 20 | pF | | POWER REQUIREMENTS <sup>3, 4</sup> | | | | | | <u> </u> | | Digital Core Power Supply | DVDD | | 1.71 | 1.8 | 1.89 | V | | Digital I/O Power Supply | DVDDIO | | 3.14 | 3.3 | 3.46 | V | | PLL Power Supply | PVDD | | 1.71 | 1.8 | 1.89 | V | | Terminator Power Supply | TVDD | | 3.14 | 3.3 | 3.46 | V | | Comparator Power Supply | CVDD | | 1.71 | 1.8 | 1.89 | V | | Digital Core Supply Current | I <sub>DVDD</sub> | UXGA 60 Hz at 8 bit | | 95.7 | 188.1 | mA | | Digital I/O Supply Current | Ipyppio | UXGA 60 Hz at 8 bit | | 12.9 | 178.5 | mA | | PLL Supply Current | I <sub>PVDD</sub> | UXGA 60 Hz at 8 bit | | 30.7 | 36.9 | mA | | Terminator Supply Current | I <sub>TVDD</sub> | UXGA 60 Hz at 8 bit | | 50.9 | 57.6 | mA | | Comparator Supply Current | I <sub>CVDD</sub> | UXGA 60 Hz at 8 bit | | 95.8 | 114.4 | mA | | POWER-DOWN CURRENTS <sup>3, 5</sup> | | | | | | | | Digital Core Supply Current | I <sub>DVDD PD</sub> | Power-Down Mode 1 | | 0.2 | 0.5 | mA | | Digital I/O Supply Current | I <sub>DVDDIO PD</sub> | Power-Down Mode 1 | | 1.3 | 1.7 | mA | | PLL Supply Current | IPVDD PD | Power-Down Mode 1 | | 1.5 | 1.8 | mA | | Terminator Supply Current | I <sub>TVDD PD</sub> | Power-Down Mode 1 | | 0.1 | 0.3 | mA | | Comparator Supply Current | ICVDD PD | Power-Down Mode 1 | | 1.3 | 1.7 | mA | | Power-Up Time | t <sub>PWRUP</sub> | | | 25 | | ms | <sup>&</sup>lt;sup>1</sup> Data guaranteed by characterization. <sup>&</sup>lt;sup>3</sup> The following pins are 5 V tolerant: DDCA\_SCL, DDC\_SDA, and RXA\_5V. Maximum current consumption values are recorded with maximum rated voltage supply levels, MoireX video pattern, and at maximum rated temperature. Maximum current consumption values are recorded with maximum rated voltage supply levels, MoireX video pattern, and at maximum rated temperature. Power-Down Mode 0 (IO map, Register 0x0C = 0x62), ring oscillator powered down (HDMI map, Register 0x48 = 0x01), and DDC pads off (HDMI map, Register 0x73 = 0x02). ## **DATA AND I<sup>2</sup>C TIMING CHARACTERISTICS** Table 2. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |-------------------------------------------------------|----------------------------------|--------------------------------------------|-------|----------|-------|-----------------| | CLOCK AND CRYSTAL | | | | | | | | Crystal Frequency, XTALP | | | | 28.63636 | | MHz | | Crystal Frequency Stability | | | | | ±50 | ppm | | LLC Frequency Range <sup>1</sup> | | | 13.5 | | 165 | MHz | | I <sup>2</sup> C PORTS | | | | | | | | SCL Frequency | | | | | 400 | kHz | | SCL Minimum Pulse Width High <sup>2</sup> | t <sub>1</sub> | | 600 | | | ns | | SCL Minimum Pulse Width Low <sup>2</sup> | $t_2$ | | 1.3 | | | μs | | Start Condition Hold Time <sup>2</sup> | t <sub>3</sub> | | 600 | | | ns | | Start Condition Setup Time <sup>2</sup> | t <sub>4</sub> | | 600 | | | ns | | SDA Setup Time <sup>2</sup> | <b>t</b> <sub>5</sub> | | 100 | | | ns | | SCL and SDA Rise Time <sup>2</sup> | t <sub>6</sub> | | | | 300 | ns | | SCL and SDA Fall Time <sup>2</sup> | t <sub>7</sub> | | | | 300 | ns | | Stop Condition Setup Time <sup>2</sup> | t <sub>8</sub> | | 0.6 | | | μs | | RESET FEATURE | | | | | | | | Reset Pulse Width | | | 5 | | | ms | | CLOCK OUTPUTS | | | | | | | | LLC Mark-Space Ratio <sup>2</sup> | t <sub>9</sub> :t <sub>10</sub> | | 45:55 | | 55:45 | % duty<br>cycle | | DATA AND CONTROL OUTPUTS <sup>3</sup> | | | | | | | | Data Output Transition Time <sup>2,4</sup> | t <sub>11</sub> | End of valid data to negative clock edge | | 1.0 | 2.2 | ns | | | t <sub>12</sub> | Negative clock edge to start of valid data | | 0.0 | 0.3 | ns | | I <sup>2</sup> S PORT, MASTER MODE | | | | | | | | SCLK Mark-Space Ratio <sup>2</sup> | t <sub>15</sub> :t <sub>16</sub> | | 45:55 | | 55:45 | % duty<br>cycle | | LRCLK Data Transition Time <sup>2</sup> | t <sub>17</sub> | End of valid data to negative SCLK edge | | | 10 | ns | | LRCLK Data Transition Time <sup>2</sup> | t <sub>18</sub> | Negative SCLK edge to start of valid data | | | 10 | ns | | I <sup>2</sup> S Data Transition Time <sup>2, 5</sup> | t <sub>19</sub> | End of valid data to negative SCLK edge | | | 5 | ns | | I <sup>2</sup> S Data Transition Time <sup>2, 5</sup> | t <sub>20</sub> | Negative SCLK edge to start of valid data | | | 5 | ns | Maximum LLC frequency is limited by the clock frequency of UXGA 60 Hz at 8 bit. Data guaranteed by characterization. With the DLL block on output clock bypassed. DLL bypassed on clock path. I2S is accessible via the AP pin. ## **Timing Diagrams** PO TO P23, HS, VS/FIELD/ALSB, DE Figure 4. Pixel Port and Control SDR Output Timing Figure 5. I<sup>2</sup>S Timing ## **ABSOLUTE MAXIMUM RATINGS** Table 3. | Tuble 51 | | |----------------------------------------------------|-------------------------------| | Parameter | Rating | | DVDD to GND | 2.2 V | | PVDD to GND | 2.2 V | | DVDDIO to GND | 4.0 V | | CVDD to GND | 2.2 V | | TVDD to GND | 4.0 V | | Digital Inputs Voltage to GND | GND - 0.3 V to DVDDIO + 0.3 V | | 5 V Tolerant Digital Inputs to<br>GND <sup>1</sup> | 5.3 V | | Digital Outputs Voltage to GND | GND - 0.3 V to DVDDIO + 0.3 V | | XTALP, XTALN | GND – 0.3 V to PVDD + 0.3 V | | SCL/SDA Data Pins to DVDDIO | DVDDIO – 0.3 V to DVDDIO + | | | 3.6 V | | Maximum Junction Temperature $(T_{JMAX})$ | 125℃ | | Storage Temperature Range | −60°C to +150°C | | Infrared Reflow Soldering (20 sec) | 260°C | <sup>&</sup>lt;sup>1</sup> The following inputs are 3.3 V inputs but are 5 V tolerant: DDCA\_SCL and DDCA\_SDA. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **PACKAGE THERMAL PERFORMANCE** To reduce power consumption when using the ADV7611, the user is advised to turn off the unused sections of the part. Due to the printed circuit board (PCB) metal variation, and, therefore, variation in PCB heat conductivity, the value of $\theta_{JA}$ may differ for various PCBs. The most efficient measurement solution is obtained using the package surface temperature to estimate the die temperature because this eliminates the variance associated with the $\theta_{IA}$ value. The maximum junction temperature ( $T_{J\,MAX}$ ) of 125°C must not be exceeded. The following equation calculates the junction temperature using the measured package surface temperature and applies only when no heat sink is used on the device under test (DUT): $$T_{J} = T_{S} + \left(\Psi_{JT} \times W_{TOTAL}\right)$$ where: $T_{\rm S}$ is the package surface temperature (°C). $\Psi_{JT} = 0.4$ °C/W for the 64-lead LQFP\_EP. $W_{TOTAL} = ((PVDD \times I_{PVDD}) + (0.05 \times TVDD \times I_{TVDD}) + (CVDD \times I_{CVDD}) + (DVDD \times I_{DVDD}) + (DVDDIO \times I_{DVDDIO}))$ where 0.05 is 5% of the TVDD power that is dissipated on the part itself. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 6. Pin Configuration **Table 4. Pin Function Descriptions** | | Pin Function D | <del>_</del> | T | |---------|----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Mnemonic | Туре | Description | | 0 | GND | Ground | Ground. | | 1 | HPA_A/INT2 | Miscellaneous digital | A dual function pin that can be configured to output a Hot Plug assert signal (for HDMI Port A) or an Interrupt 2 signal. This pin is 5 V tolerant. | | 2 | CVDD | Power | HDMI Analog Block Supply Voltage (1.8 V). | | 3 | RXA_C- | HDMI input | Digital Input Clock Complement of Port A in the HDMI Interface. | | 4 | RXA_C+ | HDMI input | Digital Input Clock True of Port A in the HDMI Interface. | | 5 | TVDD | Power | Terminator Supply Voltage (3.3 V). | | 6 | RXA_0- | HDMI input | Digital Input Channel 0 Complement of Port A in the HDMI Interface. | | 7 | RXA_0+ | HDMI input | Digital Input Channel 0 True of Port A in the HDMI Interface. | | 8 | TVDD | Power | Terminator Supply Voltage (3.3 V). | | 9 | RXA_1- | HDMI input | Digital Input Channel 1 Complement of Port A in the HDMI Interface. | | 10 | RXA_1+ | HDMI input | Digital Input Channel 1 True of Port A in the HDMI Interface. | | 11 | TVDD | Power | Terminator Supply Voltage (3.3 V). | | 12 | RXA_2- | HDMI input | Digital Input Channel 2 Complement of Port A in the HDMI Interface. | | 13 | RXA_2+ | HDMI input | Digital Input Channel 2 True of Port A in the HDMI Interface. | | 14 | CVDD | Power | HDMI Analog Block Supply Voltage (1.8 V). | | 15 | P23 | Digital video output | Video Pixel Output Port. | | 16 | P22 | Digital video output | Video Pixel Output Port. | | 17 | P21 | Digital video output | Video Pixel Output Port. | | 18 | P20 | Digital video output | Video Pixel Output Port. | | 19 | P19 | Digital video output | Video Pixel Output Port. | | 20 | P18 | Digital video output | Video Pixel Output Port. | | 21 | P17 | Digital video output | Video Pixel Output Port. | | 22 | P16 | Digital video output | Video Pixel Output Port. | | 23 | DVDDIO | Power | Digital I/O Supply Voltage (3.3 V). | | 24 | DVDD | Power | Digital Core Supply Voltage (1.8 V). | | Pin No. | Mnemonic | Туре | Description | |---------|-------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | LLC | Digital video output | Line-Locked Output Clock for the Pixel Data (Range is 13.5 MHz to 162.5 MHz). | | 26 | P15 | Digital video output | Video Pixel Output Port. | | 27 | P14 | Digital video output | Video Pixel Output Port. | | 28 | P13 | Digital video output | Video Pixel Output Port. | | 29 | P12 | Digital video output | Video Pixel Output Port. | | 30 | P11 | Digital video output | Video Pixel Output Port. | | 31 | P10 | Digital video output | Video Pixel Output Port. | | 32 | P9 | Digital video output | Video Pixel Output Port. | | 33 | P8 | Digital video output | Video Pixel Output Port. | | 34 | DVDDIO | Power | Digital I/O Supply Voltage (3.3 V). | | 35 | P7 | Digital video output | Video Pixel Output Port. | | 36 | P6 | Digital video output | Video Pixel Output Port. | | 37 | P5 | Digital video output | Video Pixel Output Port. | | 38 | P4 | Digital video output | Video Pixel Output Port. | | 39 | P3 | Digital video output | Video Pixel Output Port. | | 40 | DVDD | Power | Digital Core Supply Voltage (1.8 V). | | 41 | P2 | Digital video output | Video Pixel Output Port. | | 42 | P1 | Digital video output | Video Pixel Output Port. | | 43 | P0 | Digital video output | Video Pixel Output Port. | | 44 | DVDDIO | Power | Digital I/O Supply Voltage (3.3 V). | | 45 | DE | Miscellaneous digital | DE (data enable) is a signal that indicates active pixel data. | | 46 | HS | Digital video output | HS is a horizontal synchronization output signal. | | 47 | VS/FIELD/ALS<br>B | Digital input/output | VS is a vertical synchronization output signal. FIELD is a field synchronization output signal in all interlaced video modes. VS or FIELD can be configured for this pin. The ALSB allows selection of the I <sup>2</sup> C address. | | 48 | AP | Miscellaneous digital | Audio Output Pin. Pin can be configured to output S/PDIF digital audio output (S/PDIF) or I <sup>2</sup> S. | | 49 | SCLK/INT2 | Miscellaneous digital | A dual function pin that can be configured to output an audio serial clock or an Interrupt 2 signal. | | 50 | LRCLK | Miscellaneous digital | Audio Left/Right Clock. | | 51 | MCLK/INT2 | Miscellaneous digital | A dual function pin that can be configured to output an audio master clock or an Interrupt 2 signal. | | 52 | DVDD | Power | Digital Core Supply Voltage (1.8 V). | | 53 | SCL | Miscellaneous digital | I <sup>2</sup> C Port Serial Clock Input. SCL is the clock line for the control port. | | 54 | SDA | Miscellaneous digital | I <sup>2</sup> C Port Serial Data Input/Output Pin. SDA is the data line for the control port. | | 55 | INT1 | Miscellaneous digital | Interrupt. This pin can be active low or active high. When status bits change, this pin is triggered. The events that trigger an interrupt are under user configuration. | | 56 | RESET | Miscellaneous digital | System Reset Input. Active low. A minimum low reset pulse width of 5 ms is required to reset the ADV7611 circuitry. | | 57 | PVDD | Power | PLL Supply Voltage (1.8 V). | | 58 | XTALP | Miscellaneous analog | Input Pin for 28.63636 MHz Crystal or an External 1.8 V, 28.63636 MHz Clock Oscillator Source to Clock the ADV7611. | | 59 | XTALN | Miscellaneous analog | Crystal Input. Input pin for 28.63636 MHz crystal. | | 60 | DVDD | Power | Digital Core Supply Voltage (1.8 V). | | 61 | CEC | Digital input/output | Consumer Electronic Control Channel. | | 62 | DDCA_SCL | HDMI input | HDCP Slave Serial Clock Port A. DDCA_SCL is a 3.3 V input that is 5 V tolerant. | | 63 | DDCA_SDA | HDMI input | HDCP Slave Serial Data Port A. DDCA_SDA is a 3.3 V input that is 5 V tolerant. | | 64 | RXA_5V | HDMI input | 5 V Detect Pin for Port A in the HDMI Interface. | # POWER SUPPLY SEQUENCING POWER-UP SEQUENCE The recommended power-up sequence of the ADV7611 is to power up the 3.3 V supplies first, followed by the 1.8 V supplies. Reset should be held low while the supplies are powered up. Alternatively, the ADV7611 may be powered up by asserting all supplies simultaneously. In this case, care must be taken while the supplies are being established to ensure that a lower rated supply does not go above a higher rated supply level. ## **POWER-DOWN SEQUENCE** The ADV7611 supplies may be deasserted simultaneously as long as a higher rated supply does not go below a lower rated supply. Figure 7. Recommended Power-Up Sequence ## **FUNCTIONAL OVERVIEW** #### **HDMI RECEIVER** The receiver supports all mandatory and many optional 3D formats. It supports HDTV formats up to UXGA at 8 bit. The HDMI-compatible receiver on the ADV7611 incorporates programmable equalization of the HDMI data signals. This equalization compensates for the high frequency losses inherent in HDMI and DVI cabling, especially at longer lengths and higher frequencies. It is capable of equalizing for cable lengths up to 30 meters to achieve robust receiver performance. With the inclusion of HDCP, displays can receive encrypted video content. The HDMI interface of the ADV7611 allows for authentication of a video receiver, decryption of encoded data at the receiver, and renewability of that authentication during transmission, as specified by the HDCP 1.4 protocol. The ADV7611 has a synchronization regeneration block used to regenerate the DE based on the measurement of the video format being displayed and to filter the horizontal and vertical synchronization signals to prevent glitches. The HDMI receiver also supports TERC4 error detection, used for detection of corrupted HDMI packets following a cable disconnect. The HDMI receiver contains an audio mute controller that can detect a variety of conditions that may result in audible extraneous noise in the audio output. On detection of these conditions, the audio signal can be ramped to prevent audio clicks or pops. Audio output can be formatted to LPCM and IEC 61937. The HDMI receiver features include: - 162.5 MHz (UXGA at 8 bit) maximum TMDS clock frequency - 3D format support defined in HDMI 1.4a specification - Integrated equalizer for cable lengths up to 30 meters - HDCP 1.4 - Internal HDCP keys - PCM audio packet support - Repeater support - Internal EDID RAM - Hot Plug assert output pin for an HDMI port - CEC controller #### **COMPONENT PROCESSOR** The ADV7611 has an any-to-any $3 \times 3$ CSC matrix. The CSC block is placed at the back of the CP section. CSC enables YPrPb-to-RGB and RGB-to-YCrCb conversions. Many other standards of color space can be implemented using the color space converter. CP features include: - 525i, 625i, 525p, 625p, 720p, 1080i, 1080p, and other formats - Manual adjustments including gain (contrast) and offset (brightness), hue, and saturation - Free run output mode that provides stable timing when no video input is present - 162.5 MHz processing rate - Contrast, brightness, hue, and saturation controls - Standard identification enabled by STDI block - RGB that can be color space converted to YCrCb and decimated to a 4:2:2 format for video-centric back end IC interfacing - DE output signal supplied for direct connection to an HDMI/DVI transmitter #### **OTHER FEATURES** The ADV7611 has HS, VS, FIELD, and DE output signals with programmable position, polarity, and width. The ADV7611 has programmable interrupt request output pins, including INT1 and INT2 (INT2 is accessible only via one of following pins: MCLK/INT2, SCLK/INT2, or HPA\_A/INT2). It also features a low power-down mode. The I²C address of the main map is 0x98 after reset. This can be changed after reset to 0x9A if pullup is attached to VS/FIELD/ALSB pin and I²C command SAMPLE\_ALSB is issued. Refer to the Register Access and Serial Ports Description section in the UG-180. The ADV7611 is provided in a 10 mm $\times$ 10 mm, RoHS-compliant LQFP\_EP package, and is specified over the $-40^{\circ}$ C to $+85^{\circ}$ C temperature range. ## PIXEL INPUT/OUTPUT FORMATTING The output section of the ADV7611 is highly flexible. The pixel output bus can support up to 24-bit 4:4:4 YCrCb. The pixel data supports both single and double data rates modes. In SDR mode, a 16-/24-bit 4:2:2 or 24-bit 4:4:4 output is possible. In DDR mode<sup>1</sup>, the pixel output port can be configured in an 8-/12-bit 4:2:2 YCrCb or 24-bit 4:4:4 RGB. Bus rotation is supported. Table 5 and Table 6 outline the different output formats that are supported. All output modes are controlled via I<sup>2</sup>C. #### **PIXEL DATA OUTPUT MODES FEATURES** The output pixel port features include: - 8-/12-bit ITU-R BT.656 4:2:2 YCrCb with embedded time codes and/or HS, VS, and FIELD output signals - 16-/24-bit YCrCb with embedded time codes and/or HS and VS/FIELD pin timing - 24-bit YCrCb/RGB with embedded time codes and/or HS and VS/FIELD pin timing - DDR 8-/12-bit 4:2:2 YCrCb - DDR 24-bit 4:4:4 RGB Table 5. SDR 4:2:2 and 4:4:4 Output Modes | | | SDR 4:4:4 | | | | | |--------------------|-------------------------------------|--------------------------------------|--------------------------------------------|--------------------------------------------|----------------------------|--| | OP_FORMAT_SEL[7:0] | 0x0 <sup>1</sup> 0x0A <sup>1</sup> | | 0x80 | 0x8A | 0x40 | | | Pixel Output | 8-Bit SDR<br>ITU-R BT.656<br>Mode 0 | 12-Bit SDR<br>ITU-R BT.656<br>Mode 2 | 16-Bit SDR<br>ITU-R BT.656 4:2:2<br>Mode 0 | 24-Bit SDR<br>ITU-R BT.656 4:2:2<br>Mode 2 | 24-Bit SDR 4:4:4<br>Mode 0 | | | P23 | High-Z | Y3, Cb3, Cr3 | High-Z | Y3 | R7 | | | P22 | High-Z | Y2, Cb2, Cr2 | High-Z | Y2 | R6 | | | P21 | High-Z | Y1, Cb1, Cr1 | High-Z | Y1 | R5 | | | P20 | High-Z | Y0, Cb0, Cr0 | High-Z | Y0 | R4 | | | P19 | High-Z | High-Z | High-Z | Cb3, Cr3 | R3 | | | P18 | High-Z | High-Z | High-Z | Cb2, Cr2 | R2 | | | P17 | High-Z | High-Z | High-Z | Cb1, Cr1 | R1 | | | P16 | High-Z | High-Z | High-Z | Cb0, Cr0 | R0 | | | P15 | Y7, Cb7, Cr7 | Y11, Cb11, Cr11 | Y7 | Y11 | G7 | | | P14 | Y6, Cb6, Cr6 | Y10, Cb10, Cr10 | Y6 | Y10 | G6 | | | P13 | Y5, Cb5, Cr5 | Y9, Cb9, Cr9 | Y5 | Y9 | G5 | | | P12 | Y4, Cb4, Cr4 | Y8, Cb8, Cr8 | Y4 | Y8 | G4 | | | P11 | Y3, Cb3, Cr3 | Y7, Cb7, Cr7 | Y3 | Y7 | G3 | | | P10 | Y2, Cb2, Cr2 | Y6, Cb6, Cr6 | Y2 | Y6 | G2 | | | P9 | Y1, Cb1, Cr1 | Y5, Cb5, Cr5 | Y1 | Y5 | G1 | | | P8 | Y0, Cb0, Cr0 | Y4, Cb4, Cr4 | Y0 | Y4 | G0 | | | P7 | High-Z | High-Z | Cb7, Cr7 | Cb11, Cr11 | B7 | | | P6 | High-Z | High-Z | Cb6, Cr6 | Cb10, Cr10 | B6 | | | P5 | High-Z | High-Z | Cb5, Cr5 | Cb9, Cr9 | B5 | | | P4 | High-Z | High-Z | Cb4, Cr4 | Cb8, Cr8 | B4 | | | P3 | High-Z | High-Z | Cb3, Cr3 | Cb7, Cr7 | B3 | | | P2 | High-Z | High-Z | Cb2, Cr2 | Cb6, Cr6 | B2 | | | P1 | High-Z | High-Z | Cb1, Cr1 | Cb5, Cr5 | B1 | | | P0 | High-Z | High-Z | Cb0, Cr0 | Cb4, Cr4 | В0 | | <sup>&</sup>lt;sup>1</sup> Modes 0x00 and 0x0A require additional writes to IO Map Register 0x19[7:6] = 2'b11 and IO Map Register 0x33[6] = 1 <sup>&</sup>lt;sup>1</sup> DDR mode is only supported only up to 50 MHz (an equivalent to data rate clocked 100 MHz clock in SDR mode). Table 6. DDR 4:2:2 and 4:4:4 Output Modes | | DDR 4:2:2 Mode (Clock/2) 0x20 8-Bit DDR ITU-656 (Clock/2 Output) 4:2:2 Mode 0 | | DDR 4:2:2 Mode (Clock/2) 0x2A 12-Bit DDR ITU-656 (Clock/2 Output) 4:2:2 Mode 2 | | DDR 4:4:4 N | DDR 4:4:4 Mode (Clock/2) <sup>1, 2</sup> | | |--------------------|---------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------|------------|-------------|------------------------------------------|--| | OP_FORMAT_SEL[7:0] | | | | | 0x60 | | | | | | | | | | 24-Bit DDR RGB<br>(Clock/2 Output) | | | Pixel Output | Clock Rise | Clock Fall | Clock Rise | Clock Fall | Clock Rise | Clock Fall | | | P23 | High-Z | High-Z | Cb3, Cr3 | Y3 | R7-0 | R7-1 | | | P22 | High-Z | High-Z | Cb2, Cr2 | Y2 | R6-0 | R6-1 | | | P21 | High-Z | High-Z | Cb1, Cr1 | Y1 | R5-0 | R5-1 | | | P20 | High-Z | High-Z | Cb0, Cr0 | Y0 | R4-0 | R4-1 | | | P19 | High-Z | High-Z | High-Z | High-Z | R3-0 | R3-1 | | | P18 | High-Z | High-Z | High-Z | High-Z | R2-0 | R2-1 | | | P17 | High-Z | High-Z | High-Z | High-Z | R1-0 | R1-1 | | | P16 | High-Z | High-Z | High-Z | High-Z | R0-0 | R0-1 | | | P15 | Cb7, Cr7 | Y7 | Cb11, Cr11 | Y11 | G7-0 | G7-1 | | | P14 | Cb6, Cr6 | Y6 | Cb10, Cr10 | Y10 | G6-0 | G6-1 | | | P13 | Cb5, Cr5 | Y5 | Cb9, Cr9 | Y9 | G5-0 | G5-1 | | | P12 | Cb4, Cr4 | Y4 | Cb8, Cr8 | Y8 | G4-0 | G4-1 | | | P11 | Cb3, Cr3 | Y3 | Cb7, Cr7 | Y7 | G3-0 | G3-1 | | | P10 | Cb2, Cr2 | Y2 | Cb6, Cr6 | Y6 | G2-0 | G2-1 | | | P9 | Cb1, Cr1 | Y1 | Cb5, Cr5 | Y5 | G1-0 | G1-1 | | | P8 | Cb0, Cr0 | Y0 | Cb4, Cr4 | Y4 | G0-0 | G0-1 | | | P7 | High-Z | High-Z | High-Z | High-Z | B7-0 | B7-1 | | | P6 | High-Z | High-Z | High-Z | High-Z | B6-0 | B6-1 | | | P5 | High-Z | High-Z | High-Z | High-Z | B5-0 | B5-1 | | | P4 | High-Z | High-Z | High-Z | High-Z | B4-0 | B4-1 | | | P3 | High-Z | High-Z | High-Z | High-Z | B3-0 | B3-1 | | | P2 | High-Z | High-Z | High-Z | High-Z | B2-0 | B2-1 | | | P1 | High-Z | High-Z | High-Z | High-Z | B1-0 | B1-1 | | | PO | High-Z | High-Z | High-Z | High-Z | B0-0 | B0-1 | | $<sup>^{1}</sup>$ -0 = even samples. $^{2}$ -1 = odd samples. ## **OUTLINE DIMENSIONS** Figure 8. 64-Lead Low Profile Quad Flat Package (LQFP\_EP) SW-64-2 Dimensions shown in millimeters #### ORDERING GUIDE | ONDENING GOIDE | | | | | |-----------------------|-------|-------------------|------------------------------------|----------------| | Model <sup>1, 2</sup> | Notes | Temperature Range | Package Description | Package Option | | ADV7611BSWZ | | -40°C to +85°C | 64-Lead LQFP_EP | SW-64-2 | | ADV7611BSWZ-RL | 3 | −40°C to +85°C | 64-Lead LQFP_EP | SW-64-2 | | ADV7611BSWZ-P | 4 | -40°C to +85°C | 64-Lead LQFP_EP | SW-64-2 | | ADV7611BSWZ-P-RL | 3 | -40°C to +85°C | 64-Lead LQFP_EP | SW-64-2 | | ADV7611WBSWZ | | -40°C to +85°C | 64-Lead LQFP_EP | SW-64-2 | | ADV7611WBSWZ-RL | 3 | -40°C to +85°C | 64-Lead LQFP_EP | SW-64-2 | | EVAL-ADV7611EB1Z | | | Evaluation Board with HDCP Keys | | | EVAL-ADV7611EB2Z | | | Evaluation Board Without HDCP Keys | | $<sup>^{1}</sup>$ Z = RoHS Compliant Part. #### **AUTOMOTIVE PRODUCTS** The ADV7611W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices, Inc., account representative for specific product ordering information and to obtain the specific Automotive Reliability report for this model. $<sup>^{2}</sup>$ W = Qualified for Automotive Parts. <sup>&</sup>lt;sup>3</sup> 13" Tape and Reel. <sup>&</sup>lt;sup>4</sup> Non-HDCP version. # **NOTES** ## **NOTES** HDMI, the HDMI Logo, and High-Definition Multimedia Interface are trademarks or registered trademarks of HDMI Licensing LLC in the United States and other countries.